

### 28/40-Pin 8-Bit CMOS Microcontrollers

| Device    | Pins | A/D | PSP |
|-----------|------|-----|-----|
| PIC16C63A | 28   | NO  | NO  |
| PIC16C73B | 28   | YES | NO  |
| PIC16C65B | 40   | NO  | YES |
| PIC16C74B | 40   | YES | YES |

#### **Microcontroller Core Features:**

- · High-performance RISC CPU
- · Only 35 single word instructions to learn
- All single cycle instructions except for program branches which are two cycle
- Operating speed: DC 20 MHz clock input
   DC 200 ns instruction cycle
- 4K x 14 words of Program Memory, 192 x 8 bytes of Data Memory (RAM)
- Interrupt capability (up to 12 internal/external interrupt sources)
- · Eight level deep hardware stack
- · Direct, indirect, and relative addressing modes
- · Power-on Reset (POR)
- Power-up Timer (PWRT) and Oscillator Start-up Timer (OST)
- Watchdog Timer (WDT) with its own on-chip RC oscillator for reliable operation
- · Programmable code-protection
- · Power saving SLEEP mode
- · Selectable oscillator options
- Low-power, high-speed CMOS EPROM technology
- · Fully static design
- In-Circuit Serial Programming<sup>™</sup> (ICSP)
- Wide operating voltage range: 2.5V to 5.5V
- High Sink/Source Current 25/25 mA
- Commercial, Industrial and Extended temperature ranges
- · Low-power consumption:
  - < 2 mA @ 5V, 4 MHz
  - 22.5 μA typical @ 3V, 32 kHz
  - < 1 μA typical standby current

#### Pin Diagram



#### **Peripheral Features:**

- Timer0: 8-bit timer/counter with 8-bit prescaler
- Timer1: 16-bit timer/counter with prescaler, can be incremented during sleep via external crystal/clock
- Timer2: 8-bit timer/counter with 8-bit period register, prescaler and postscaler
- · Two Capture, Compare, PWM modules
- Capture is 16-bit, max. resolution is 12.5 ns, Compare is 16-bit, max. resolution is 200 ns, PWM maximum resolution is 10-bit
- · 8-bit multi-channel Analog-to-Digital converter
- Synchronous Serial Port (SSP) with Enhanced SPI<sup>™</sup> and I<sup>2</sup>C<sup>™</sup>
- Universal Synchronous Asynchronous Receiver Transmitter (USART/SCI)
- Parallel Slave Port (PSP) 8-bits wide, with external RD, WR and CS controls
- Brown-out detection circuitry for Brown-out Reset (BOR)

#### Pin Diagrams







| Key Features<br>PICmicro™ Mid-Range Reference Manual<br>(DS33023) | PIC16C63A               | PIC16C65B               | PIC16C73B               | PIC16C74B               |
|-------------------------------------------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|
| Operating Frequency                                               | DC - 20 MHz             |
| Resets (and Delays)                                               | POR, BOR<br>(PWRT, OST) | POR, BOR<br>(PWRT, OST) | POR, BOR<br>(PWRT, OST) | POR, BOR<br>(PWRT, OST) |
| Program Memory (14-bit words)                                     | 4K                      | 4K                      | 4K                      | 4K                      |
| Data Memory (bytes)                                               | 192                     | 192                     | 192                     | 192                     |
| Interrupts                                                        | 10                      | 11                      | 11                      | 12                      |
| I/O Ports                                                         | Ports A,B,C             | Ports A,B,C,D,E         | Ports A,B,C             | Ports A,B,C,D,E         |
| Timers                                                            | 3                       | 3                       | 3                       | 3                       |
| Capture/Compare/PWM modules                                       | 2                       | 2                       | 2                       | 2                       |
| Serial Communications                                             | SSP, USART              | SSP, USART              | SSP, USART              | SSP, USART              |
| Parallel Communications                                           | _                       | PSP                     | _                       | PSP                     |
| 8-bit Analog-to-Digital Module                                    | _                       | _                       | 5 input channels        | 8 input channels        |
| Instruction Set                                                   | 35 Instructions         | 35 Instructions         | 35 Instructions         | 35 Instructions         |

#### **Table of Contents**

| 1.0   | Device Overview                                                 | 5    |
|-------|-----------------------------------------------------------------|------|
| 2.0   | Memory Organization                                             | . 11 |
| 3.0   | I/O Ports                                                       |      |
| 4.0   | Timer0 Module                                                   | . 37 |
| 5.0   | Timer1 Module                                                   | . 39 |
| 6.0   | Timer2 Module                                                   | . 43 |
| 7.0   | Capture/Compare/PWM (CCP) Module(s)                             | . 45 |
| 8.0   | Synchronous Serial Port (SSP) Module                            | . 51 |
| 9.0   | Universal Synchronous Asynchronous Receiver Transmitter (USART) | 61   |
| 10.0  | Analog-to-Digital Converter (A/D) Module                        | . 75 |
| 11.0  | Special Features of the CPU                                     | . 81 |
| 12.0  | Instruction Set Summary                                         | . 95 |
| 13.0  | Development Support                                             | . 97 |
| 14.0  | Electrical Characteristics                                      | 101  |
| 15.0  | DC and AC Characteristics Graphs and Tables                     | 123  |
| 16.0  | Packaging Information                                           | 125  |
| Appe  | ndix A: Revision History                                        | 137  |
| Appe  | ndix B: Device Differences                                      | 137  |
| Appe  | ndix C: Conversion Considerations                               | 137  |
| Appe  | ndix D: Migration from Baseline to Midrange Devices             | 138  |
| Appe  | ndix E: Bit/Register Cross-Reference List                       | 139  |
| Index |                                                                 | 141  |
| On-Li | ne Support                                                      | 147  |
|       | er Response                                                     |      |
| PIC16 | SC63A/65B/73B/74B Product Identification System                 | 149  |

#### To Our Valued Customers

#### Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please check our worldwide web site at:

http://www.microchip.com

You can determine the version of a data sheet by examining its literature number, found on the bottom outside corner of any page. The last character of the literature number is the version number. e.g., DS30000A is version A of document DS30000.

#### **Errata**

An errata sheet may exist for current devices, describing minor operational differences (from the data sheet) and recommended workarounds. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- · Microchip's worldwide web site at http://www.microchip.com
- Your local Microchip sales office (see last page)
- The Microchip Corporate Literature Center; U.S. FAX: (602) 786-7277

When contacting a sales office or the literature center, please specify which device, revision of silicon and data sheet (include literature number) you are using.

#### **Corrections to this Data Sheet**

We constantly strive to improve the quality of all our products and documentation. We have spent a great deal of time to ensure that this document is correct. However, we realize that we may have missed a few things. If you find any information that is missing or appears in error, please:

- · Fill out and mail in the reader response form in the back of this data sheet, or
- E-mail us at webmaster@microchip.com.

We appreciate your assistance in making this a better document.

#### 1.0 DEVICE OVERVIEW

This document contains device-specific information. Additional information may be found in the PICmicro™ Mid-Range Reference Manual (DS33023) which may be obtained from your local Microchip Sales Representative or downloaded from the Microchip web site. The Reference Manual should be considered a complementary document to this data sheet, and is highly recommended reading for a better understanding of the device architecture and operation of the peripheral modules.

There are four devices (PIC16C63A, PIC16C65B, PIC16C73B, PIC16C74B) covered by this data sheet. These devices come in 28- and 40-pin packages. The 28-pin devices do not have a Parallel Slave Port implemented. The PIC16C6X devices do not have the A/D module implemented.

The following two figures are device block diagrams sorted by pin number; 28-pin for Figure 1-1 and 40-pin for Figure 1-2. The 28-pin and 40-pin pinouts are listed in Table 1-1 and Table 1-2 respectively.

FIGURE 1-1: PIC16C63A/PIC16C73B BLOCK DIAGRAM





FIGURE 1-2: PIC16C65B/PIC16C74B BLOCK DIAGRAM

**TABLE 1-1:** PIC16C63A/PIC16C73B PINOUT DESCRIPTION

| Pin Name                               | DIP<br>Pin# | SOIC<br>Pin# | I/O/P<br>Type | Buffer<br>Type         | Description                                                                                                                                                                                                  |
|----------------------------------------|-------------|--------------|---------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OSC1/CLKIN                             | 9           | 9            | I             | ST/CMOS <sup>(3)</sup> | Oscillator crystal input/external clock source input.                                                                                                                                                        |
| OSC2/CLKOUT                            | 10          | 10           | 0             | _                      | Oscillator crystal output. Connects to crystal or resonator in crystal oscillator mode. In RC mode, the OSC2 pin outputs CLKOUT which has 1/4 the frequency of OSC1, and denotes the instruction cycle rate. |
| MCLR/VPP                               | 1           | 1            | I/P           | ST                     | Master clear (reset) input or programming voltage input. This pin is an active low reset to the device.                                                                                                      |
|                                        |             |              |               |                        | PORTA is a bi-directional I/O port.                                                                                                                                                                          |
| RA0/AN0 <sup>(4)</sup>                 | 2           | 2            | I/O           | TTL                    | RA0 can also be analog input0                                                                                                                                                                                |
| RA1/AN1 <sup>(4)</sup>                 | 3           | 3            | I/O           | TTL                    | RA1 can also be analog input1                                                                                                                                                                                |
| RA2/AN2 <sup>(4)</sup>                 | 4           | 4            | I/O           | TTL                    | RA2 can also be analog input2                                                                                                                                                                                |
| RA3/AN3/VREF <sup>(4)</sup>            | 5           | 5            | I/O           | TTL                    | RA3 can also be analog input3 or analog reference voltage                                                                                                                                                    |
| RA4/T0CKI                              | 6           | 6            | I/O           | ST                     | RA4 can also be the clock input to the Timer0 module.  Output is open drain type.                                                                                                                            |
| RA5/ <del>SS</del> /AN4 <sup>(4)</sup> | 7           | 7            | I/O           | TTL                    | RA5 can also be analog input4 or the slave select for the synchronous serial port.                                                                                                                           |
|                                        |             |              |               |                        | PORTB is a bi-directional I/O port. PORTB can be software                                                                                                                                                    |
|                                        |             |              |               |                        | programmed for internal weak pull-up on all inputs.                                                                                                                                                          |
| RB0/INT                                | 21          | 21           | I/O           | TTL/ST <sup>(1)</sup>  | RB0 can also be the external interrupt pin.                                                                                                                                                                  |
| RB1                                    | 22          | 22           | I/O           | TTL                    |                                                                                                                                                                                                              |
| RB2                                    | 23          | 23           | I/O           | TTL                    |                                                                                                                                                                                                              |
| RB3                                    | 24          | 24           | I/O           | TTL                    |                                                                                                                                                                                                              |
| RB4                                    | 25          | 25           | I/O           | TTL                    | Interrupt on change pin.                                                                                                                                                                                     |
| RB5                                    | 26          | 26           | I/O           | TTL                    | Interrupt on change pin.                                                                                                                                                                                     |
| RB6                                    | 27          | 27           | I/O           | TTL/ST <sup>(2)</sup>  | Interrupt on change pin. Serial programming clock.                                                                                                                                                           |
| RB7                                    | 28          | 28           | I/O           | TTL/ST <sup>(2)</sup>  | Interrupt on change pin. Serial programming data.                                                                                                                                                            |
|                                        |             |              |               |                        | PORTC is a bi-directional I/O port.                                                                                                                                                                          |
| RC0/T1OSO/T1CKI                        | 11          | 11           | I/O           | ST                     | RC0 can also be the Timer1 oscillator output or Timer1 clock input.                                                                                                                                          |
| RC1/T1OSI/CCP2                         | 12          | 12           | I/O           | ST                     | RC1 can also be the Timer1 oscillator input or Capture2 input/Compare2 output/PWM2 output.                                                                                                                   |
| RC2/CCP1                               | 13          | 13           | I/O           | ST                     | RC2 can also be the Capture1 input/Compare1 output/<br>PWM1 output.                                                                                                                                          |
| RC3/SCK/SCL                            | 14          | 14           | I/O           | ST                     | RC3 can also be the synchronous serial clock input/output for both SPI and I <sup>2</sup> C modes.                                                                                                           |
| RC4/SDI/SDA                            | 15          | 15           | I/O           | ST                     | RC4 can also be the SPI Data In (SPI mode) or data I/O (I <sup>2</sup> C mode).                                                                                                                              |
| RC5/SDO                                | 16          | 16           | I/O           | ST                     | RC5 can also be the SPI Data Out (SPI mode).                                                                                                                                                                 |
| RC6/TX/CK                              | 17          | 17           | I/O           | ST                     | RC6 can also be the USART Asynchronous Transmit or<br>Synchronous Clock.                                                                                                                                     |
| RC7/RX/DT                              | 18          | 18           | I/O           | ST                     | RC7 can also be the USART Asynchronous Receive or<br>Synchronous Data.                                                                                                                                       |
| Vss                                    | 8, 19       | 8, 19        | Р             | _                      | Ground reference for logic and I/O pins.                                                                                                                                                                     |
| VDD                                    | 20          | 20           | Р             | _                      | Positive supply for logic and I/O pins.                                                                                                                                                                      |
| Legend: I = input                      | O = outp    | out          | I/O =         | input/output           | P = power                                                                                                                                                                                                    |

O = output — = Not used

TTL = TTL input

ST = Schmitt Trigger input

Note 1: This buffer is a Schmitt Trigger input when configured as the external interrupt.

- 2: This buffer is a Schmitt Trigger input when used in serial programming mode.
- 3: This buffer is a Schmitt Trigger input when configured in RC oscillator mode and a CMOS input otherwise.
- 4: The A/D module is not available on the PIC16C63A.

**TABLE 1-2:** PIC16C65B/PIC16C74B PINOUT DESCRIPTION

| Pin Name                    | DIP<br>Pin# | PLCC<br>Pin# | QFP<br>Pin# | I/O/P<br>Type | Buffer<br>Type         | Description                                                                                                                                                                                              |
|-----------------------------|-------------|--------------|-------------|---------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OSC1/CLKIN                  | 13          | 14           | 30          | ı             | ST/CMOS <sup>(4)</sup> | Oscillator crystal input/external clock source input.                                                                                                                                                    |
| OSC2/CLKOUT                 | 14          | 15           | 31          | 0             | _                      | Oscillator crystal output. Connects to crystal or resonator in crystal oscillator mode. In RC mode, OSC2 pin outputs CLKOUT which has 1/4 the frequency of OSC1, and denotes the instruction cycle rate. |
| MCLR/VPP                    | 1           | 2            | 18          | I/P           | ST                     | Master clear (reset) input or programming voltage input. This pin is an active low reset to the device.                                                                                                  |
|                             |             |              |             |               |                        | PORTA is a bi-directional I/O port.                                                                                                                                                                      |
| RA0/AN0 <sup>(5)</sup>      | 2           | 3            | 19          | I/O           | TTL                    | RA0 can also be analog input0                                                                                                                                                                            |
| RA1/AN1 <sup>(5)</sup>      | 3           | 4            | 20          | I/O           | TTL                    | RA1 can also be analog input1                                                                                                                                                                            |
| RA2/AN2 <sup>(5)</sup>      | 4           | 5            | 21          | I/O           | TTL                    | RA2 can also be analog input2                                                                                                                                                                            |
| RA3/AN3/VREF <sup>(5)</sup> | 5           | 6            | 22          | I/O           | TTL                    | RA3 can also be analog input3 or analog reference voltage                                                                                                                                                |
| RA4/T0CKI                   | 6           | 7            | 23          | I/O           | ST                     | RA4 can also be the clock input to the Timer0 timer/counter. Output is open drain type.                                                                                                                  |
| RA5/SS/AN4 <sup>(5)</sup>   | 7           | 8            | 24          | I/O           | TTL                    | RA5 can also be analog input4 or the slave select for the synchronous serial port.                                                                                                                       |
|                             |             |              |             |               |                        | PORTB is a bi-directional I/O port. PORTB can be software programmed for internal weak pull-up on all inputs.                                                                                            |
| RB0/INT                     | 33          | 36           | 8           | I/O           | TTL/ST <sup>(1)</sup>  | RB0 can also be the external interrupt pin.                                                                                                                                                              |
| RB1                         | 34          | 37           | 9           | I/O           | TTL                    |                                                                                                                                                                                                          |
| RB2                         | 35          | 38           | 10          | I/O           | TTL                    |                                                                                                                                                                                                          |
| RB3                         | 36          | 39           | 11          | I/O           | TTL                    |                                                                                                                                                                                                          |
| RB4                         | 37          | 41           | 14          | I/O           | TTL                    | Interrupt on change pin.                                                                                                                                                                                 |
| RB5                         | 38          | 42           | 15          | I/O           | TTL                    | Interrupt on change pin.                                                                                                                                                                                 |
| RB6                         | 39          | 43           | 16          | I/O           | TTL/ST <sup>(2)</sup>  | Interrupt on change pin. Serial programming clock.                                                                                                                                                       |
| RB7                         | 40          | 44           | 17          | I/O           | TTL/ST <sup>(2)</sup>  | Interrupt on change pin. Serial programming data.                                                                                                                                                        |

Legend: I = input O = output

— = Not used

I/O = input/output

P = power ST = Schmitt Trigger input

TTL = TTL input

- Note 1: This buffer is a Schmitt Trigger input when configured as an external interrupt. 2: This buffer is a Schmitt Trigger input when used in serial programming mode.
  - 3: This buffer is a Schmitt Trigger input when configured as general purpose I/O and a TTL input when used in the Parallel Slave Port mode (for interfacing to a microprocessor bus).
  - 4: This buffer is a Schmitt Trigger input when configured in RC oscillator mode and a CMOS input otherwise.
  - 5: The A/D module is not available on the PIC16C65B.

TABLE 1-2: PIC16C65B/PIC16C74B PINOUT DESCRIPTION (Cont.'d)

| Pin Name                  | DIP<br>Pin# | PLCC<br>Pin#   | QFP<br>Pin#     | I/O/P<br>Type | Buffer<br>Type        | Description                                                                                        |
|---------------------------|-------------|----------------|-----------------|---------------|-----------------------|----------------------------------------------------------------------------------------------------|
|                           |             |                |                 |               |                       | PORTC is a bi-directional I/O port.                                                                |
| RC0/T1OSO/T1CKI           | 15          | 16             | 32              | I/O           | ST                    | RC0 can also be the Timer1 oscillator output or a<br>Timer1 clock input.                           |
| RC1/T1OSI/CCP2            | 16          | 18             | 35              | I/O           | ST                    | RC1 can also be the Timer1 oscillator input or<br>Capture2 input/Compare2 output/PWM2 output.      |
| RC2/CCP1                  | 17          | 19             | 36              | I/O           | ST                    | RC2 can also be the Capture1 input/Compare1 output/<br>PWM1 output.                                |
| RC3/SCK/SCL               | 18          | 20             | 37              | I/O           | ST                    | RC3 can also be the synchronous serial clock input output for both SPI and I <sup>2</sup> C modes. |
| RC4/SDI/SDA               | 23          | 25             | 42              | I/O           | ST                    | RC4 can also be the SPI Data In (SPI mode) or data I/O (I <sup>2</sup> C mode).                    |
| RC5/SDO                   | 24          | 26             | 43              | I/O           | ST                    | RC5 can also be the SPI Data Out (SPI mode).                                                       |
| RC6/TX/CK                 | 25          | 27             | 44              | I/O           | ST                    | RC6 can also be the USART Asynchronous Transmit of Synchronous Clock.                              |
| RC7/RX/DT                 | 26          | 29             | 1               | I/O           | ST                    | RC7 can also be the USART Asynchronous Receive of Synchronous Data.                                |
|                           |             |                |                 |               |                       | PORTD is a bi-directional I/O port or parallel slave port                                          |
| DD0/D0D0                  |             |                |                 |               | ST/TTL <sup>(3)</sup> | when interfacing to a microprocessor bus.                                                          |
| RD0/PSP0                  | 19          | 21             | 38              | 1/0           | ST/TTL <sup>(3)</sup> |                                                                                                    |
| RD1/PSP1<br>RD2/PSP2      | 20<br>21    | 22<br>23       | 39<br>40        | I/O<br>I/O    | ST/TTL <sup>(3)</sup> |                                                                                                    |
| RD3/PSP3                  | 22          | 23<br>24       | 41              | 1/0           | ST/TTL <sup>(3)</sup> |                                                                                                    |
| RD4/PSP4                  | 27          | 30             | 2               | 1/0           | ST/TTL <sup>(3)</sup> |                                                                                                    |
| RD5/PSP5                  | 28          | 31             | 3               | 1/0           | ST/TTL <sup>(3)</sup> |                                                                                                    |
| RD6/PSP6                  | 29          | 32             | 4               | 1/0           | ST/TTL <sup>(3)</sup> |                                                                                                    |
| RD7/PSP7                  | 30          | 33             | 5               | 1/0           | ST/TTL <sup>(3)</sup> |                                                                                                    |
| KDI/I SI I                | 30          | 33             | 3               | 1/0           | 31/1112               | PORTE is a bi-directional I/O port.                                                                |
| RE0/RD/AN5 <sup>(5)</sup> | 8           | 9              | 25              | I/O           | ST/TTL <sup>(3)</sup> | RE0 can also be read control for the parallel slave port or analog input5.                         |
| RE1/WR/AN6 <sup>(5)</sup> | 9           | 10             | 26              | I/O           | ST/TTL <sup>(3)</sup> | RE1 can also be write control for the parallel slave port or analog input6.                        |
| RE2/CS/AN7 <sup>(5)</sup> | 10          | 11             | 27              | I/O           | ST/TTL <sup>(3)</sup> | RE2 can also be select control for the parallel slave port, or analog input7.                      |
| Vss                       | 12,31       | 13,34          | 6,29            | Р             | _                     | Ground reference for logic and I/O pins.                                                           |
| VDD                       | 11,32       | 12,35          | 7,28            | Р             | _                     | Positive supply for logic and I/O pins.                                                            |
| NC                        | _           | 1,17,28,<br>40 | 12,13,<br>33,34 |               | _                     | These pins are not internally connected. These pins should be left unconnected.                    |

Legend: I = input

O = output

I/O = input/output

P = power

-- = Not used TTL = TTL input ST = Schmitt Trigger input

- Note 1: This buffer is a Schmitt Trigger input when configured as an external interrupt.
  - 2: This buffer is a Schmitt Trigger input when used in serial programming mode.
  - 3: This buffer is a Schmitt Trigger input when configured as general purpose I/O and a TTL input when used in the Parallel Slave Port mode (for interfacing to a microprocessor bus).
  - 4: This buffer is a Schmitt Trigger input when configured in RC oscillator mode and a CMOS input otherwise.
  - 5: The A/D module is not available on the PIC16C65B.

NOTES:

#### 2.0 MEMORY ORGANIZATION

There are two memory blocks in each of these PICmicro microcontrollers. Each block (Program Memory and Data Memory) has its own bus so that concurrent access can occur.

Additional information on device memory may be found in the PICmicro™ Mid-Range Reference Manual (DS33023).

#### 2.1 Program Memory Organization

The PIC16C63A/65B/73B/74B microcontrollers have a 13-bit program counter capable of addressing an 8K x 14 program memory space. Each device has 4K x 14 words of program memory. Accessing a location above the physically implemented address will cause a wraparound.

The reset vector is at 0000h and the interrupt vector is at 0004h.

FIGURE 2-1: PROGRAM MEMORY MAP AND STACK



#### 2.2 <u>Data Memory Organization</u>

The data memory is partitioned into multiple banks which contain the General Purpose Registers and the Special Function Registers. Bits RP1 and RP0 are the bank select bits.

RP1<sup>(1)</sup> RP0 (STATUS<6:5>)

- = 00 → Bank0
- =  $01 \rightarrow Bank1$
- = 10 → Bank2 (not implemented)
- = 11 → Bank3 (not implemented)

Note 1: Maintain this bit clear to ensure upward compatibility with future products.

Each bank extends up to 7Fh (128 bytes). The lower locations of each bank are reserved for the Special Function Registers. Above the Special Function Registers are General Purpose Registers, implemented as static RAM. All implemented banks contain special function registers. Some "high use" special function registers from one bank may be mirrored in another bank for code reduction and quicker access.

#### 2.2.1 GENERAL PURPOSE REGISTER FILE

The register file can be accessed either directly, or indirectly through the File Select Register FSR (Section 2.5).

#### FIGURE 2-2: REGISTER FILE MAP

| File<br>Addres                                                                                                                                                                                                                          | SS                             | A                              | File<br>ddress |  |  |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------------------------|----------------|--|--|--|--|--|--|
| 00h                                                                                                                                                                                                                                     | INDF <sup>(1)</sup>            | INDF <sup>(1)</sup>            | 80h            |  |  |  |  |  |  |
| 00h                                                                                                                                                                                                                                     | TMR0                           | OPTION REG                     | 81h            |  |  |  |  |  |  |
| 02h                                                                                                                                                                                                                                     | PCL                            | PCL                            | 82h            |  |  |  |  |  |  |
| 03h                                                                                                                                                                                                                                     | STATUS                         | STATUS                         | 83h            |  |  |  |  |  |  |
| 04h                                                                                                                                                                                                                                     | FSR                            | FSR                            | 84h            |  |  |  |  |  |  |
| 05h                                                                                                                                                                                                                                     | PORTA                          | TRISA                          | 85h            |  |  |  |  |  |  |
| 06h                                                                                                                                                                                                                                     | PORTB                          | TRISB                          | 86h            |  |  |  |  |  |  |
| 07h                                                                                                                                                                                                                                     | PORTC                          | TRISC                          | 87h            |  |  |  |  |  |  |
| 08h                                                                                                                                                                                                                                     | PORTD <sup>(2)</sup>           | TRISD <sup>(2)</sup>           | 88h            |  |  |  |  |  |  |
| 09h                                                                                                                                                                                                                                     | PORTE <sup>(2)</sup>           | TRISE <sup>(2)</sup>           | 89h            |  |  |  |  |  |  |
| 0Ah                                                                                                                                                                                                                                     | PCLATH                         | PCLATH                         | 8Ah            |  |  |  |  |  |  |
| 0Bh                                                                                                                                                                                                                                     | INTCON                         | INTCON                         | 8Bh            |  |  |  |  |  |  |
| 0Ch                                                                                                                                                                                                                                     | PIR1                           | PIE1                           | 8Ch            |  |  |  |  |  |  |
| 0Dh                                                                                                                                                                                                                                     | PIR2                           | PIE2                           | 8Dh            |  |  |  |  |  |  |
| 0Eh                                                                                                                                                                                                                                     | TMR1L                          | PCON                           | 8Eh            |  |  |  |  |  |  |
| 0Fh                                                                                                                                                                                                                                     | TMR1H                          |                                | 8Fh            |  |  |  |  |  |  |
| 10h                                                                                                                                                                                                                                     | T1CON                          |                                | 90h            |  |  |  |  |  |  |
| 11h                                                                                                                                                                                                                                     | TMR2                           |                                | 91h            |  |  |  |  |  |  |
| 12h                                                                                                                                                                                                                                     | T2CON                          | PR2                            | 92h            |  |  |  |  |  |  |
| 13h                                                                                                                                                                                                                                     | SSPBUF                         | SSPADD                         | 93h            |  |  |  |  |  |  |
| 14h                                                                                                                                                                                                                                     | SSPCON                         | SSPSTAT                        | 94h            |  |  |  |  |  |  |
| 15h                                                                                                                                                                                                                                     | CCPR1L                         |                                | 95h            |  |  |  |  |  |  |
| 16h                                                                                                                                                                                                                                     | CCPR1H                         |                                | 96h            |  |  |  |  |  |  |
| 17h                                                                                                                                                                                                                                     | CCP1CON                        |                                | 97h            |  |  |  |  |  |  |
| 18h                                                                                                                                                                                                                                     | RCSTA                          | TXSTA                          | 98h            |  |  |  |  |  |  |
| 19h                                                                                                                                                                                                                                     | TXREG                          | SPBRG                          | 99h            |  |  |  |  |  |  |
| 1Ah                                                                                                                                                                                                                                     | RCREG                          |                                | 9Ah            |  |  |  |  |  |  |
| 1Bh                                                                                                                                                                                                                                     | CCPR2L                         |                                | 9Bh            |  |  |  |  |  |  |
| 1Ch                                                                                                                                                                                                                                     | CCPR2H                         |                                | 9Ch            |  |  |  |  |  |  |
| 1Dh                                                                                                                                                                                                                                     | CCP2CON                        |                                | 9Dh            |  |  |  |  |  |  |
| 1Eh                                                                                                                                                                                                                                     | ADRES <sup>(3)</sup>           |                                | 9Eh            |  |  |  |  |  |  |
| 1Fh                                                                                                                                                                                                                                     | ADCON0 <sup>(3)</sup>          | ADCON1 <sup>(3)</sup>          | 9Fh            |  |  |  |  |  |  |
| 20h                                                                                                                                                                                                                                     |                                |                                | A0h            |  |  |  |  |  |  |
|                                                                                                                                                                                                                                         | General<br>Purpose<br>Register | General<br>Purpose<br>Register |                |  |  |  |  |  |  |
| 7Fh                                                                                                                                                                                                                                     |                                |                                | FFh            |  |  |  |  |  |  |
|                                                                                                                                                                                                                                         | Bank 0                         | Bank 1                         |                |  |  |  |  |  |  |
| Unimplemented data memory locations, read as '0'.  Note 1: Not a physical register. 2: These registers are not implemented on the PIC16C63A/73B, read as '0'. 3: These registers are not implemented on the PIC16C63A/65B, read as '0'. |                                |                                |                |  |  |  |  |  |  |

#### 2.2.2 SPECIAL FUNCTION REGISTERS

The Special Function Registers are registers used by the CPU and Peripheral Modules for controlling the desired operation of the device. These registers are implemented as static RAM. A list of these registers is give in Table 2-1.

The special function registers can be classified into two sets; core (CPU) and peripheral. Those registers associated with the core functions are described in detail in this section. Those related to the operation of the peripheral features are described in detail in that peripheral feature section.

#### TABLE 2-1 SPECIAL FUNCTION REGISTER SUMMARY

| Addr | Name                    | Bit 7                | Bit 6               | Bit 5         | Bit 4           | Bit 3         | Bit 2           | Bit 1         | Bit 0    | Value on<br>POR,<br>BOR | Value on all other resets (5) |
|------|-------------------------|----------------------|---------------------|---------------|-----------------|---------------|-----------------|---------------|----------|-------------------------|-------------------------------|
| Bank | 0                       |                      |                     |               |                 |               |                 |               |          |                         |                               |
| 00h  | INDF <sup>(1)</sup>     | Addressing           | this location       | uses conter   | its of FSR to a | ddress data r | memory (not     | a physical re | egister) | 0000 0000               | 0000 0000                     |
| 01h  | TMR0                    | Timer0 mod           | lule's registe      |               | xxxx xxxx       | uuuu uuuu     |                 |               |          |                         |                               |
| 02h  | PCL <sup>(1)</sup>      | Program Co           | ounter's (PC)       | Least Signif  | ficant Byte     |               |                 |               |          | 0000 0000               | 0000 0000                     |
| 03h  | STATUS <sup>(1)</sup>   | IRP <sup>(6)</sup>   | RP1 <sup>(6)</sup>  | RP0           | TO              | PD            | Z               | DC            | С        | rr01 1xxx               | rr0q quuu                     |
| 04h  | FSR <sup>(1)</sup>      | Indirect data        | a memory ac         | dress pointe  | er              |               |                 |               | •        | xxxx xxxx               | uuuu uuuu                     |
| 05h  | PORTA <sup>(7)</sup>    | _                    | _                   | PORTA Dat     | a Latch when    | written: POR  | TA pins wher    | n read        |          | 0x 0000                 | 0u 0000                       |
| 06h  | PORTB <sup>(8)</sup>    | PORTB Dat            | a Latch whe         | n written: PC | ORTB pins whe   | n read        |                 |               |          | xxxx xxxx               | uuuu uuuu                     |
| 07h  | PORTC <sup>(8)</sup>    | PORTC Date           | ta Latch whe        | n written: PC | ORTC pins whe   | en read       |                 |               |          | xxxx xxxx               | uuuu uuuu                     |
| 08h  | PORTD <sup>(3,8)</sup>  | PORTD Date           | ta Latch whe        | n written: PC | ORTD pins whe   | en read       |                 |               |          | xxxx xxxx               | uuuu uuuu                     |
| 09h  | PORTE <sup>(3,8)</sup>  | _                    | _                   | _             | _               | _             | RE2             | RE1           | RE0      | xxx                     | uuu                           |
| 0Ah  | PCLATH <sup>(1,2)</sup> | _                    | _                   | _             | Write Buffer f  | or the upper  | 5 bits of the l | Program Cou   | ınter    | 0 0000                  | 0 0000                        |
| 0Bh  | INTCON <sup>(1)</sup>   | GIE                  | PEIE                | TOIE          | INTE            | RBIE          | TOIF            | INTF          | RBIF     | 0000 000x               | 0000 000u                     |
| 0Ch  | PIR1                    | PSPIF <sup>(3)</sup> | ADIF <sup>(4)</sup> | RCIF          | TXIF            | SSPIF         | CCP1IF          | TMR2IF        | TMR1IF   | 0000 0000               | 0000 0000                     |
| 0Dh  | PIR2                    | _                    | _                   | _             | -               | _             | _               | _             | CCP2IF   | 0                       | 0                             |
| 0Eh  | TMR1L                   | Holding reg          | ister for the L     |               | xxxx xxxx       | uuuu uuuu     |                 |               |          |                         |                               |
| 0Fh  | TMR1H                   | Holding reg          | ister for the I     | Most Signific | ant Byte of the | 16-bit TMR1   | register        |               |          | xxxx xxxx               | uuuu uuuu                     |
| 10h  | T1CON                   | _                    | _                   | T1CKPS1       | T1CKPS0         | T10SCEN       | T1SYNC          | TMR1CS        | TMR10N   | 00 0000                 | uu uuuu                       |
| 11h  | TMR2                    | Timer2 mod           | lule's registe      | r             |                 | -             |                 |               |          | 0000 0000               | 0000 0000                     |
| 12h  | T2CON                   | _                    | TOUTPS3             | TOUTPS2       | TOUTPS1         | TOUTPS0       | TMR2ON          | T2CKPS1       | T2CKPS0  | -000 0000               | -000 0000                     |
| 13h  | SSPBUF                  | Synchronou           | s Serial Port       | Receive Bu    | ffer/Transmit R | egister       | -               |               |          | xxxx xxxx               | uuuu uuuu                     |
| 14h  | SSPCON                  | WCOL                 | SSPOV               | SSPEN         | СКР             | SSPM3         | SSPM2           | SSPM1         | SSPM0    | 0000 0000               | 0000 0000                     |
| 15h  | CCPR1L                  | Capture/Co           | mpare/PWM           | Register1 (I  | _SB)            |               |                 |               |          | xxxx xxxx               | uuuu uuuu                     |
| 16h  | CCPR1H                  | Capture/Co           | mpare/PWM           | Register1 (I  | MSB)            |               |                 |               |          | xxxx xxxx               | uuuu uuuu                     |
| 17h  | CCP1CON                 | _                    | _                   | CCP1X         | CCP1Y           | CCP1M3        | CCP1M2          | CCP1M1        | CCP1M0   | 00 0000                 | 00 0000                       |
| 18h  | RCSTA                   | SPEN                 | RX9                 | SREN          | CREN            | _             | FERR            | OERR          | RX9D     | 0000 -00x               | 0000 -00x                     |
| 19h  | TXREG                   | USART Trai           | nsmit Data R        | egister       |                 | -             | •               |               | •        | 0000 0000               | 0000 0000                     |
| 1Ah  | RCREG                   | USART Red            | ceive Data R        | egister       |                 |               |                 |               |          | 0000 0000               | 0000 0000                     |
| 1Bh  | CCPR2L                  | Capture/Co           | mpare/PWM           | Register2 (I  | _SB)            |               |                 |               |          | xxxx xxxx               | uuuu uuuu                     |
| 1Ch  | CCPR2H                  | Capture/Co           | mpare/PWM           | Register2 (f  | MSB)            |               |                 |               |          | xxxx xxxx               | uuuu uuuu                     |
| 1Dh  | CCP2CON                 | _                    | _                   | CCP2X         | CCP2Y           | CCP2M3        | CCP2M2          | CCP2M1        | CCP2M0   | 00 0000                 | 00 0000                       |
| 1Eh  | ADRES <sup>(4)</sup>    | A/D Result           | Register            |               | 1               | 1             |                 | 1             |          | xxxx xxxx               | uuuu uuuu                     |
| 1Fh  | ADCON0 <sup>(4)</sup>   | ADCS1                | ADCS0               | CHS2          | CHS1            | CHS0          | GO/DONE         | _             | ADON     | 0000 00-0               | 0000 00-0                     |

Legend: x = unknown, u = unchanged, q = value depends on condition, - = unimplemented, read as '0',

Shaded locations are unimplemented, read as '0'.

- Note 1: These registers can be addressed from either bank.
  - 2: The upper byte of the program counter is not directly accessible. PCLATH is a holding register for PC<12:8> whose contents are transferred to the upper byte of the program counter.
  - 3: PORTD and PORTE are not implemented on the PIC16C63A/73B, maintain as '0'.
  - 4: A/D not implemented on the PIC16C63A/65B, maintain as '0'.
  - 5: Other (non power-up) resets include: external reset through MCLR and the Watchdog Timer Reset.
  - 6: The IRP and RP1 bits are reserved. Always maintain these bits clear.
  - 7: On any device reset, these pins are configured as inputs.
  - 8: This is the value that will be in the port output latch.

TABLE 2-1 SPECIAL FUNCTION REGISTER SUMMARY (Cont.'d)

| Addr   | Name                    | Bit 7                | Bit 6               | Bit 5                   | Bit 4            | Bit 3         | Bit 2           | Bit 1          | Bit 0    | Value on<br>POR,<br>BOR | Value on all other resets (5) |
|--------|-------------------------|----------------------|---------------------|-------------------------|------------------|---------------|-----------------|----------------|----------|-------------------------|-------------------------------|
| Bank ' | 1                       |                      |                     |                         |                  |               |                 |                |          |                         |                               |
| 80h    | INDF <sup>(1)</sup>     | Addressing           | this location       | uses conter             | its of FSR to ac | ldress data ı | memory (not     | a physical re  | egister) | 0000 0000               | 0000 0000                     |
| 81h    | OPTION_REG              | RBPU                 | INTEDG              | T0CS                    | T0SE             | PSA           | PS2             | PS1            | PS0      | 1111 1111               | 1111 1111                     |
| 82h    | PCL <sup>(1)</sup>      | Program Co           | ounter's (PC)       |                         | 0000 0000        | 0000 0000     |                 |                |          |                         |                               |
| 83h    | STATUS <sup>(1)</sup>   | IRP <sup>(6)</sup>   | RP1 <sup>(6)</sup>  | RP0                     | TO               | PD            | Z               | DC             | С        | rr01 1xxx               | rr0q quuu                     |
| 84h    | FSR <sup>(1)</sup>      | Indirect data        | a memory ad         | dress pointe            | er               |               |                 |                |          | xxxx xxxx               | uuuu uuuu                     |
| 85h    | TRISA                   | _                    |                     | PORTA Dat               | a Direction Re   | gister        |                 |                |          | 11 1111                 | 11 1111                       |
| 86h    | TRISB                   | PORTB Dat            | ta Direction F      | Register                |                  |               |                 |                |          | 1111 1111               | 1111 1111                     |
| 87h    | TRISC                   | PORTC Dat            | ta Direction F      | Register                |                  |               |                 |                |          | 1111 1111               | 1111 1111                     |
| 88h    | TRISD <sup>(3)</sup>    | PORTD Dat            | ta Direction F      | Register                |                  |               |                 |                |          | 1111 1111               | 1111 1111                     |
| 89h    | TRISE <sup>(3)</sup>    | IBF                  | OBF                 | IBOV                    | PSPMODE          | _             | PORTE Dat       | ta Direction E | 3its     | 0000 -111               | 0000 -111                     |
| 8Ah    | PCLATH <sup>(1,2)</sup> | _                    | _                   | _                       | Write Buffer fo  | or the upper  | 5 bits of the F | Program Cou    | ınter    | 0 0000                  | 0 0000                        |
| 8Bh    | INTCON <sup>(1)</sup>   | GIE                  | PEIE                | TOIE                    | INTE             | RBIE          | TOIF            | INTF           | RBIF     | 0000 000x               | 0000 000u                     |
| 8Ch    | PIE1                    | PSPIE <sup>(3)</sup> | ADIE <sup>(4)</sup> | RCIE                    | TXIE             | SSPIE         | CCP1IE          | TMR2IE         | TMR1IE   | 0000 0000               | 0000 0000                     |
| 8Dh    | PIE2                    | _                    | _                   | _                       | _                | _             | _               | _              | CCP2IE   | 0                       | 0                             |
| 8Eh    | PCON                    | _                    | _                   | _                       | _                | _             | _               | POR            | BOR      | qq                      | uu                            |
| 8Fh    | _                       | Unimpleme            | nted                |                         |                  |               |                 |                |          | _                       | _                             |
| 90h    | _                       | Unimpleme            | nted                |                         |                  |               |                 |                |          | _                       | _                             |
| 91h    | _                       | Unimpleme            | nted                |                         |                  |               |                 |                |          | _                       | _                             |
| 92h    | PR2                     | Timer2 Peri          | od Register         |                         |                  |               |                 |                |          | 1111 1111               | 1111 1111                     |
| 93h    | SSPADD                  | Synchronou           | s Serial Port       | (I <sup>2</sup> C mode) | Address Regis    | ter           |                 |                |          | 0000 0000               | 0000 0000                     |
| 94h    | SSPSTAT                 | SMP                  | CKE                 | D/Ā                     | Р                | S             | R/W             | UA             | BF       | 0000 0000               | 0000 0000                     |
| 95h    | _                       | Unimpleme            | nted                |                         |                  |               |                 |                |          | _                       | _                             |
| 96h    | _                       | Unimpleme            | nted                |                         |                  |               |                 |                |          | _                       | _                             |
| 97h    | _                       | Unimpleme            | nted                |                         |                  |               |                 |                |          | _                       | _                             |
| 98h    | TXSTA                   | CSRC                 | TX9                 | TXEN                    | SYNC             | _             | BRGH            | TRMT           | TX9D     | 0000 -010               | 0000 -010                     |
| 99h    | SPBRG                   | Baud Rate            | Generator Re        | egister                 |                  |               |                 |                |          | 0000 0000               | 0000 0000                     |
| 9Ah    | _                       | Unimpleme            | nted                |                         |                  |               |                 |                |          |                         | _                             |
| 9Bh    | _                       | Unimpleme            | nted                |                         |                  |               |                 |                |          |                         |                               |
| 9Ch    | _                       | Unimpleme            | nted                |                         | _                | _             |                 |                |          |                         |                               |
| 9Dh    | _                       | Unimpleme            | nted                |                         | _                | _             |                 |                |          |                         |                               |
| 9Eh    | _                       | Unimpleme            | nted                |                         |                  |               |                 |                |          | _                       | _                             |
| 9Fh    | ADCON1 <sup>(4)</sup>   | _                    | _                   |                         | _                | _             | PCFG2           | PCFG1          | PCFG0    | 000                     | 000                           |

Legend: x = unknown, u = unchanged, q = value depends on condition, - = unimplemented, read as '0', Shaded locations are unimplemented, read as '0'.

- Note 1: These registers can be addressed from either bank.
  - 2: The upper byte of the program counter is not directly accessible. PCLATH is a holding register for PC<12:8> whose contents are transferred to the upper byte of the program counter.
  - 3: PORTD and PORTE are not implemented on the PIC16C63A/73B, maintain as '0'.
  - 4: A/D not implemented on the PIC16C63A/65B, maintain as '0'.
  - 5: Other (non power-up) resets include: external reset through MCLR and the Watchdog Timer Reset.
  - 6: The IRP and RP1 bits are reserved. Always maintain these bits clear.
  - 7: On any device reset, these pins are configured as inputs.
  - 8: This is the value that will be in the port output latch.

#### 2.2.2.1 STATUS REGISTER

The STATUS register, shown in Figure 2-3, contains the arithmetic status of the ALU, the RESET status and the bank select bits for data memory.

The STATUS register can be the destination for any instruction, as with any other register. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the  $\overline{\text{TO}}$  and  $\overline{\text{PD}}$  bits are not writable. Therefore, the result of an instruction with the STATUS register as destination may be different than intended.

For example, CLRF STATUS will clear the upper-three bits and set the Z bit. This leaves the STATUS register as 000u uluu (where u = unchanged).

It is recommended, therefore, that only BCF, BSF, SWAPF and MOVWF instructions are used to alter the STATUS register because these instructions do not affect the Z, C or DC bits from the STATUS register. For other instructions, not affecting any status bits, see the "Instruction Set Summary."

- Note 1: These devices do not use bits IRP and RP1 (STATUS<7:6>). Maintain these bits clear to ensure upward compatibility with future products.
- Note 2: The C and DC bits operate as a borrow and digit borrow bit, respectively, in subtraction. See the SUBLW and SUBWF instructions for examples.

#### FIGURE 2-3: STATUS REGISTER (ADDRESS 03h, 83h)

| R/W-0       | R/W-0                                         | R/W-0                                                  | R-1                                   | R-1                                       | R/W-x                                         | R/W-x                                      | R/W-x                      |                                                                                               |
|-------------|-----------------------------------------------|--------------------------------------------------------|---------------------------------------|-------------------------------------------|-----------------------------------------------|--------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------|
| IRP<br>bit7 | RP1                                           | RP0                                                    | TO                                    | PD                                        | Z                                             | DC                                         | bit0                       | R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR reset |
| oit 7:      | 1 = Bank 2                                    | 2, 3 (100h                                             | - 1FFh) -                             | not impler                                | ndirect addi<br>nented, mai<br>nted, mainta   | ntain clear                                |                            | II - Value at i en ieset                                                                      |
| bit 6-5:    | 11 = Bank                                     | 3 (180h -<br>2 (100h -<br>1 (80h - F<br>3 0 (00h - 7   | 1FFh) - n<br>17Fh) - n<br>Fh)<br>'Fh) | ot implem                                 | ed for directented, main ented, main          | tain clear                                 | g)                         |                                                                                               |
| bit 4:      | <b>TO</b> : Time-<br>1 = After p<br>0 = A WD  | ower-up,                                               |                                       | struction,                                | or SLEEP in                                   | struction                                  |                            |                                                                                               |
| bit 3:      | $\overline{PD}$ : Powe 1 = After p 0 = By exe | ower-up c                                              |                                       |                                           |                                               |                                            |                            |                                                                                               |
| bit 2:      |                                               | sult of an                                             |                                       |                                           | peration is a                                 |                                            |                            |                                                                                               |
| bit 1:      | 1 = A carr                                    | y-out from                                             | the 4th lo                            | w order bi                                | , SUBLW, SU<br>t of the resu<br>bit of the re | ult occurred                               |                            | borrow the polarity is reversed                                                               |
| bit 0:      | 1 = A carr<br>0 = No ca<br>Note: For          | y-out from<br>rry-out from<br>borrow the<br>perand. Fo | the most<br>n the mos<br>polarity i   | significant<br>st significa<br>s reversed |                                               | esult occuri<br>result occu<br>ion is exec | red<br>irred<br>uted by ad | ding the two's complement of<br>either the high or low order b                                |

#### 2.2.2.2 OPTION\_REG REGISTER

The OPTION\_REG register is a readable and writable register which contains various control bits to configure the TMR0 prescaler/WDT postscaler (single assignable register known also as the prescaler), the External INT Interrupt, TMR0, and the weak pull-ups on PORTB.

To achieve a 1:1 prescaler assignment for the TMR0 register, assign the prescaler to the Watchdog Timer.

#### FIGURE 2-4: OPTION\_REG REGISTER (ADDRESS 81h)

| R/W-1    | R/W-1                                                                                                                                 | R/W-1                                              | R/W-1          | R/W-1      | R/W-1                    | R/W-1 | R/W-1 |                                                                              |  |  |  |  |
|----------|---------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|----------------|------------|--------------------------|-------|-------|------------------------------------------------------------------------------|--|--|--|--|
| RBPU     | INTEDG                                                                                                                                | T0CS                                               | T0SE           | PSA        | PS2                      | PS1   | PS0   | R = Readable bit                                                             |  |  |  |  |
| bit7     |                                                                                                                                       |                                                    |                |            |                          |       | bit0  | W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR reset |  |  |  |  |
| bit 7:   | bit 7: RBPU: PORTB Pull-up Enable bit  1 = PORTB pull-ups are disabled 0 = PORTB pull-ups are enabled by individual port latch values |                                                    |                |            |                          |       |       |                                                                              |  |  |  |  |
| bit 6:   | it 6: INTEDG: Interrupt Edge Select bit  1 = Interrupt on rising edge of RB0/INT pin  0 = Interrupt on falling edge of RB0/INT pin    |                                                    |                |            |                          |       |       |                                                                              |  |  |  |  |
| bit 5:   | T0CS: TMR0 Clock Source Select bit  1 = Transition on RA4/T0CKI pin  0 = Internal instruction cycle clock (CLKOUT)                    |                                                    |                |            |                          |       |       |                                                                              |  |  |  |  |
| bit 4:   |                                                                                                                                       | ent on hig                                         | h-to-low       | transition | on RA4/T00<br>on RA4/T00 |       |       |                                                                              |  |  |  |  |
| bit 3:   | PSA: Presca<br>1 = Presca<br>0 = Presca                                                                                               | ler is assi                                        | gned to t      | he WDT     | module                   |       |       |                                                                              |  |  |  |  |
| bit 2-0: | PS2:PS0:                                                                                                                              | Prescaler                                          | Rate Sel       | ect bits   |                          |       |       |                                                                              |  |  |  |  |
|          | Bit Value                                                                                                                             | TMR0 Ra                                            | ate WD         | ΓRate      |                          |       |       |                                                                              |  |  |  |  |
|          | 000<br>001<br>010<br>011<br>100<br>101<br>110                                                                                         | 1:2<br>1:4<br>1:8<br>1:16<br>1:32<br>1:64<br>1:128 | 1 :<br>3   1 : | 2          |                          |       |       |                                                                              |  |  |  |  |
|          |                                                                                                                                       |                                                    |                |            |                          |       |       |                                                                              |  |  |  |  |

#### 2.2.2.3 INTCON REGISTER

The INTCON Register is a readable and writable register which contains various enable and flag bits for the TMR0 register overflow, RB Port change and External RB0/INT pin interrupts.

Note: Interrupt flag bits get set when an interrupt condition occurs regardless of the state of its corresponding enable bit or the global enable bit, GIE (INTCON<7>). User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt.

#### FIGURE 2-5: INTCON REGISTER (ADDRESS 0Bh, 8Bh)

| R/W-0       | R/W-0                                                                                                                                                                           | R/W-0      | R/W-0      | R/W-0       | R/W-0       | R/W-0       | R/W-x        |                                                                                               |  |  |  |  |  |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|-------------|-------------|-------------|--------------|-----------------------------------------------------------------------------------------------|--|--|--|--|--|
| GIE<br>bit7 | PEIE                                                                                                                                                                            | TOIE       | INTE       | RBIE        | TOIF        | INTF        | RBIF<br>bit0 | R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR reset |  |  |  |  |  |
| bit 7:      | bit 7: GIE: Global Interrupt Enable bit 1 = Enables all un-masked interrupts 0 = Disables all interrupts                                                                        |            |            |             |             |             |              |                                                                                               |  |  |  |  |  |
| bit 6:      | bit 6: PEIE: Peripheral Interrupt Enable bit 1 = Enables all un-masked peripheral interrupts 0 = Disables all peripheral interrupts                                             |            |            |             |             |             |              |                                                                                               |  |  |  |  |  |
| bit 5:      | it 5: <b>T0IE</b> : TMR0 Overflow Interrupt Enable bit  1 = Enables the TMR0 interrupt  0 = Disables the TMR0 interrupt                                                         |            |            |             |             |             |              |                                                                                               |  |  |  |  |  |
| bit 4:      | IINTE: RE<br>1 = Enabl<br>0 = Disab                                                                                                                                             | es the RB  | 0/INT exte | ernal inter | upt         |             |              |                                                                                               |  |  |  |  |  |
| bit 3:      | RBIE: RB<br>1 = Enabl<br>0 = Disab                                                                                                                                              | es the RB  | port char  | nge interru | pt          |             |              |                                                                                               |  |  |  |  |  |
| bit 2:      | <b>TOIF</b> : TMF<br>1 = TMR0<br>0 = TMR0                                                                                                                                       | register h | as overflo | wed (mus    | t be cleare | d in softwa | are)         |                                                                                               |  |  |  |  |  |
| bit 1:      | 1: INTF: RB0/INT External Interrupt Flag bit 1 = The RB0/INT external interrupt occurred (must be cleared in software) 0 = The RB0/INT external interrupt did not occur         |            |            |             |             |             |              |                                                                                               |  |  |  |  |  |
| bit 0:      | bit 0: RBIF: RB Port Change Interrupt Flag bit 1 = At least one of the RB7:RB4 pins changed state (must be cleared in software) 0 = None of the RB7:RB4 pins have changed state |            |            |             |             |             |              |                                                                                               |  |  |  |  |  |

#### 2.2.2.4 PIE1 REGISTER

This register contains the individual enable bits for the peripheral interrupts.

**Note:** Bit PEIE (INTCON<6>) must be set to enable any peripheral interrupt.

#### FIGURE 2-6: PIE1 REGISTER (ADDRESS 8Ch)

| R/W-0                        | R/W-0                                                                                                                                                                                                                                                                                                           | R/W-0                                                                                                                   | R/W-0       | R/W-0       | R/W-0        | R/W-0      | R/W-0          |                                                                                               |  |  |  |
|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-------------|-------------|--------------|------------|----------------|-----------------------------------------------------------------------------------------------|--|--|--|
| PSPIE <sup>(1)</sup><br>oit7 | ADIE <sup>(2)</sup>                                                                                                                                                                                                                                                                                             | RCIE                                                                                                                    | TXIE        | SSPIE       | CCP1IE       | TMR2IE     | TMR1IE<br>bit0 | R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR reset |  |  |  |
| bit 7:                       | 1 = Enabl                                                                                                                                                                                                                                                                                                       | Parallel S<br>es the PS<br>les the PS                                                                                   | P read/wr   | ite interru |              | Enable bit |                | - II – value at i Oix leset                                                                   |  |  |  |
| bit 6:                       | 1 = Enabl                                                                                                                                                                                                                                                                                                       | VD Conve<br>es the A/D<br>les the A/D                                                                                   | ) interrupt | •           | e bit        |            |                |                                                                                               |  |  |  |
| bit 5:                       | 1 = Enabl                                                                                                                                                                                                                                                                                                       | RCIE: USART Receive Interrupt Enable bit = Enables the USART receive interrupt D = Disables the USART receive interrupt |             |             |              |            |                |                                                                                               |  |  |  |
| bit 4:                       | TXIE: USART Transmit Interrupt Enable bit  1 = Enables the USART transmit interrupt  0 = Disables the USART transmit interrupt                                                                                                                                                                                  |                                                                                                                         |             |             |              |            |                |                                                                                               |  |  |  |
| bit 3:                       | 1 = Enabl                                                                                                                                                                                                                                                                                                       | ynchronou<br>es the SS<br>les the SS                                                                                    | P interrup  | t           | ıpt Enable t | oit        |                |                                                                                               |  |  |  |
| bit 2:                       | 1 = Enabl                                                                                                                                                                                                                                                                                                       | CCP1 Inte<br>es the CC<br>les the CC                                                                                    | P1 interru  | pt          |              |            |                |                                                                                               |  |  |  |
| bit 1:                       | TMR2IE: TMR2 to PR2 Match Interrupt Enable bit  1 = Enables the TMR2 to PR2 match interrupt  0 = Disables the TMR2 to PR2 match interrupt                                                                                                                                                                       |                                                                                                                         |             |             |              |            |                |                                                                                               |  |  |  |
| bit 0:                       | 1 = Enabl                                                                                                                                                                                                                                                                                                       | TMR1 Ove<br>es the TM<br>les the TM                                                                                     | R1 overflo  | w interrup  | ot           |            |                |                                                                                               |  |  |  |
|                              | 0 = Disables the TMR1 overflow interrupt  PIC16C63A/73B devices do not have a Parallel Slave Port implemented. This bit location is reserved on these devices. Always maintain this bit clear. PIC16C63A/65B devices do not have an A/D module. This bit location is reserved on these devices. Always maintain |                                                                                                                         |             |             |              |            |                |                                                                                               |  |  |  |

this bit clear.

#### 2.2.2.5 PIR1 REGISTER

This register contains the individual flag bits for the peripheral interrupts.

Interrupt flag bits get set when an interrupt condition occurs regardless of the state of its corresponding enable bit or the global enable bit, GIE (INTCON<7>). User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt.

#### FIGURE 2-7: PIR1 REGISTER (ADDRESS 0Ch)

| R/W-0                | R/W-0                                                                                                                                             | R-0                                                                                                                                                                                                                                                                                                     | R-0         | R/W-0          | R/W-0  | R/W-0     | R/W-0  |                                                                 |  |  |  |  |  |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------|--------|-----------|--------|-----------------------------------------------------------------|--|--|--|--|--|
| PSPIF <sup>(1)</sup> |                                                                                                                                                   | RCIF                                                                                                                                                                                                                                                                                                    | TXIF        | SSPIF          | CCP1IF | TMR2IF    | TMR1IF | R = Readable bit                                                |  |  |  |  |  |
| bit7                 |                                                                                                                                                   | bit0 W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR reset                                                                                                                                                                                                                       |             |                |        |           |        |                                                                 |  |  |  |  |  |
| bit 7:               | 1 = A read o                                                                                                                                      | PSPIF <sup>(1)</sup> : Parallel Slave Port Read/Write Interrupt Flag bit  = A read or a write operation has taken place (must be cleared in software)  = No read or write has occurred                                                                                                                  |             |                |        |           |        |                                                                 |  |  |  |  |  |
| bit 6:               | 1 = An A/D o                                                                                                                                      | ADIF <sup>(2)</sup> : A/D Converter Interrupt Flag bit<br>1 = An A/D conversion completed (must be cleared in software)<br>0 = The A/D conversion is not complete                                                                                                                                       |             |                |        |           |        |                                                                 |  |  |  |  |  |
| bit 5:               | RCIF: USAR<br>1 = The USA<br>0 = The USA                                                                                                          | ART rece                                                                                                                                                                                                                                                                                                | eive buffe  | r is full (cle |        | ading RCF | REG)   |                                                                 |  |  |  |  |  |
| bit 4:               | 1 = The USA                                                                                                                                       | TXIF: USART Transmit Interrupt Flag bit<br>I = The USART transmit buffer is empty (cleared by writing to TXREG)<br>I = The USART transmit buffer is full                                                                                                                                                |             |                |        |           |        |                                                                 |  |  |  |  |  |
| bit 3:               | 1 = The trans                                                                                                                                     | SSPIF: Synchronous Serial Port Interrupt Flag bit  1 = The transmission/reception is complete (must be cleared in software)  0 = Waiting to transmit/receive                                                                                                                                            |             |                |        |           |        |                                                                 |  |  |  |  |  |
| bit 2:               | Capture Mod<br>1 = A TMR1<br>0 = No TMR:<br>Compare Mod<br>1 = A TMR1                                                                             | CCP1IF: CCP1 Interrupt Flag bit  Capture Mode  1 = A TMR1 register capture occurred (must be cleared in software)  0 = No TMR1 register capture occurred  Compare Mode  1 = A TMR1 register compare match occurred (must be cleared in software)  0 = No TMR1 register compare match occurred  PWM Mode |             |                |        |           |        |                                                                 |  |  |  |  |  |
| bit 1:               | TMR2IF: TMR2 to PR2 Match Interrupt Flag bit<br>1 = TMR2 to PR2 match occurred (must be cleared in software)<br>0 = No TMR2 to PR2 match occurred |                                                                                                                                                                                                                                                                                                         |             |                |        |           |        |                                                                 |  |  |  |  |  |
| bit 0:               | TMR1IF: TMR1 Overflow Interrupt Flag bit 1 = TMR1 register overflowed (must be cleared in software) 0 = TMR1 register did not overflow            |                                                                                                                                                                                                                                                                                                         |             |                |        |           |        |                                                                 |  |  |  |  |  |
|                      | devices. Alway                                                                                                                                    | ys mainta                                                                                                                                                                                                                                                                                               | in this bit | clear.         |        | ·         |        | location is reserved on these on these devices. Always maintain |  |  |  |  |  |

#### 2.2.2.6 PIE2 REGISTER

This register contains the individual enable bit for the CCP2 peripheral interrupt.

#### FIGURE 2-8: PIE2 REGISTER (ADDRESS 8Dh)



#### 2.2.2.7 PIR2 REGISTER

This register contains the CCP2 interrupt flag bit.

Note: Interrupt flag bits get set when an interrupt condition occurs regardless of the state of its corresponding enable bit or the global enable bit, GIE (INTCON<7>). User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt.

#### FIGURE 2-9: PIR2 REGISTER (ADDRESS 0Dh)



#### 2.2.2.8 PCON REGISTER

The Power Control (PCON) register contains a flag bit to allow differentiation between a Power-on Reset (POR) to an external MCLR Reset or WDT Reset. Those devices with brown-out detection circuitry contain an additional bit to differentiate a Brown-out Reset condition from a Power-on Reset condition.

Note: If the BODEN configuration bit is set, BOR is '1' on Power-on Reset. If the BODEN configuration bit is clear, BOR is unknown on Power-on Reset.

The BOR status bit is a "don't care" and is not necessarily predictable if the brown-out circuit is disabled (the BODEN configuration bit is clear). BOR must then be set by the user and checked on subsequent resets to see if it is clear, indicating a brown-out has occurred.

#### FIGURE 2-10: PCON REGISTER (ADDRESS 8Eh)



#### 2.3 PCL and PCLATH

The program counter (PC) specifies the address of the instruction to fetch for execution. The PC is 13 bits wide. The low byte is called the PCL register. This register is readable and writable. The high byte is called the PCH register. This register contains the PC<12:8> bits and is not directly readable or writable. All updates to the PCH register go through the PCLATH register.

#### 2.3.1 STACK

The stack allows a combination of up to 8 program calls and interrupts to occur. The stack contains the return address from this branch in program execution.

Mid-Range devices have an 8 level deep x 13-bit wide hardware stack. The stack space is not part of either program or data space and the stack pointer is not readable or writable. The PC is PUSHed onto the stack when a CALL instruction is executed or an interrupt causes a branch. The stack is POPed in the event of a RETURN, RETLW or a RETFIE instruction execution. PCLATH is not modified when the stack is PUSHed or POPed.

After the stack has been PUSHed eight times, the ninth push overwrites the value that was stored from the first push. The tenth push overwrites the second push (and so on).

#### 2.4 Program Memory Paging

The CALL and GOTO instructions provide 11 bits of address to allow branching within any 2K program memory page. When doing a CALL or GOTO instruction the upper bit of the address is provided by PCLATH<3>. When doing a CALL or GOTO instruction, the user must ensure that the page select bit is programmed so that the desired program memory page is addressed. If a return from a CALL instruction (or interrupt) is executed, the entire 13-bit PC is pushed onto the stack. Therefore, manipulation of the PCLATH<3> bit is not required for the return instructions (which POPs the address from the stack).

# 2.5 Indirect Addressing, INDF and FSR Registers

The INDF register is not a physical register. Addressing INDF actually addresses the register whose address is contained in the FSR register (FSR is a pointer). This is indirect addressing.

#### **EXAMPLE 2-1: INDIRECT ADDRESSING**

- · Register file 05 contains the value 10h
- · Register file 06 contains the value 0Ah
- · Load the value 05 into the FSR register
- A read of the INDF register will return the value of 10h
- Increment the value of the FSR register by one (FSR = 06)
- A read of the INDR register now will return the value of 0Ah.

Reading INDF itself indirectly (FSR = 0) will produce 00h. Writing to the INDF register indirectly results in a no-operation (although STATUS bits may be affected).

A simple program to clear RAM locations 20h-2Fh using indirect addressing is shown in Example 2-2.

# EXAMPLE 2-2: HOW TO CLEAR RAM USING INDIRECT ADDRESSING

```
movlw 0x20 ;initialize pointer
movwf FSR ; to RAM

NEXT clrf INDF ;clear INDF register
incf FSR ;inc pointer
btfss FSR,4 ;all done?
goto NEXT ;NO, clear next

CONTINUE

: ;YES, continue
```

An effective 9-bit address is obtained by concatenating the 8-bit FSR register and the IRP bit (STATUS<7>), as shown in Figure 2-11. However, IRP is not used in the PIC16C63A/65B/73B/74B.

#### FIGURE 2-11: DIRECT/INDIRECT ADDRESSING



#### 3.0 I/O PORTS

Some pins for these I/O ports are multiplexed with an alternate function for the peripheral features on the device. In general, when a peripheral is enabled, that pin may not be used as a general purpose I/O pin.

Additional information on I/O ports may be found in the PICmicro™ Mid-Range Reference Manual, (DS33023).

#### 3.1 PORTA and the TRISA Register

PORTA is a 6-bit wide bi-directional port. The corresponding data direction register is TRISA. Setting a TRISA bit (=1) will make the corresponding PORTA pin an input, i.e., put the corresponding output driver in a hi-impedance mode. Clearing a TRISA bit (=0) will make the corresponding PORTA pin an output, i.e., put the contents of the output latch on the selected pin.

On a Power-on Reset, these pins are configured as inputs and read as '0'.

Reading the PORTA register reads the status of the pins, whereas writing to it will write to the port latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read. This value is modified and then written to the port data latch.

Pin RA4 is multiplexed with the Timer0 module clock input to become the RA4/T0CKI pin. The RA4/T0CKI pin is a Schmitt Trigger input and an open drain output. All other RA port pins have TTL input levels and full CMOS output drivers.

On PIC16C73B/74B devices, other PORTA pins are multiplexed with analog inputs and analog VREF input. The operation of each pin is selected by clearing/setting the control bits in the ADCON1 register (A/D Control Register1).

Note: On a Power-on Reset, these pins are configured as analog inputs and read as '0'.

The TRISA register controls the direction of the RA pins, even when they are being used as analog inputs. The user must ensure the bits in the TRISA register are maintained set when using them as analog inputs.

#### **EXAMPLE 3-1: INITIALIZING PORTA**

```
BCF
       STATUS, RPO ;
                    ; Initialize PORTA by
CLRE
       PORTA
                    ; clearing output
                    ; data latches
BSF
       STATUS, RPO ; Select Bank 1
MOVIW
       0xCF
                    ; Value used to
                    ; initialize data
                    ; direction
MOVWF TRISA
                    ; Set RA<3:0> as inputs
                    ; RA<5:4> as outputs
                    ; TRISA<7:6> are always
                    ; read as '0'.
```

#### FIGURE 3-1: **BLOCK DIAGRAM OF RA3:RA0 AND RA5 PINS**



Vss

#### **FIGURE 3-2: BLOCK DIAGRAM OF RA4/T0CKI PIN**



TABLE 3-1: PORTA FUNCTIONS

| Name         | Bit# | Buffer | Function                                                                                      |
|--------------|------|--------|-----------------------------------------------------------------------------------------------|
| RA0/AN0      | bit0 | TTL    | Input/output or analog input <sup>(1)</sup>                                                   |
| RA1/AN1      | bit1 | TTL    | Input/output or analog input <sup>(1)</sup>                                                   |
| RA2/AN2      | bit2 | TTL    | Input/output or analog input <sup>(1)</sup>                                                   |
| RA3/AN3/VREF | bit3 | TTL    | Input/output or analog input <sup>(1)</sup> or VREF <sup>(1)</sup>                            |
| RA4/T0CKI    | bit4 | ST     | Input/output or external clock input for Timer0 Output is open drain type                     |
| RA5/SS/AN4   | bit5 | TTL    | Input/output or slave select input for synchronous serial port or analog input <sup>(1)</sup> |

Legend: TTL = TTL input, ST = Schmitt Trigger input

Note 1: On PIC16C73B/74B devices only.

#### TABLE 3-2: SUMMARY OF REGISTERS ASSOCIATED WITH PORTA

| Address | Name                  | Bit 7 | Bit 6 | Bit 5     | Bit 4       | Bit 3      | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | Value on all other resets |
|---------|-----------------------|-------|-------|-----------|-------------|------------|-------|-------|-------|-------------------------|---------------------------|
| 05h     | PORTA                 | _     | _     | RA5       | RA4         | RA3        | RA2   | RA1   | RA0   | 0x 0000                 | 0u 0000                   |
| 85h     | TRISA                 | _     | _     | PORTA Dat | a Direction | n Register |       |       |       | 11 1111                 | 11 1111                   |
| 9Fh     | ADCON1 <sup>(1)</sup> | _     | _     | _         | _           | _          | PCFG2 | PCFG1 | PCFG0 | 000                     | 000                       |

Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by PORTA. **Note 1:** On PIC16C73B/74B devices only.

#### 3.2 PORTB and the TRISB Register

PORTB is an 8-bit wide bi-directional port. The corresponding data direction register is TRISB. Setting a TRISB bit (=1) will make the corresponding PORTB pin an input, i.e., put the corresponding output driver in a hi-impedance mode. Clearing a TRISB bit (=0) will make the corresponding PORTB pin an output, i.e., put the contents of the output latch on the selected pin.

#### **EXAMPLE 3-1: INITIALIZING PORTB**

```
BCE
       OGS SITTATE
CLRF
       PORTB
                     ; Initialize PORTB by
                     ; clearing output
                     ; data latches
RSE
       STATUS, RPO
                    ; Select Bank 1
                     ; Value used to
MOT/T.W
       0xCF
                     ; initialize data
                     ; direction
MOVWE
       TRISE
                     ; Set RB<3:0> as inputs
                     ; RB<5:4> as outputs
                     ; RB<7:6> as inputs
```

Each of the PORTB pins has a weak internal pull-up. A single control bit can turn on all the pull-ups. This is performed by clearing bit RBPU (OPTION\_REG<7>). The weak pull-up is automatically turned off when the port pin is configured as an output. The pull-ups are disabled on a Power-on Reset.

FIGURE 3-3: BLOCK DIAGRAM OF RB3:RB0 PINS



Four of PORTB's pins, RB7:RB4, have an interrupt on change feature. Only pins configured as inputs can cause this interrupt to occur (i.e. any RB7:RB4 pin configured as an output is excluded from the interrupt on change comparison). The input pins (of RB7:RB4) are compared with the old value latched on the last read of PORTB. The "mismatch" outputs of RB7:RB4 are OR'ed together to generate the RB Port Change Interrupt with flag bit RBIF (INTCON<0>).

This interrupt can wake the device from SLEEP. The user, in the interrupt service routine, can clear the interrupt in the following manner:

- a) Any read or write of PORTB. This will end the mismatch condition.
- b) Clear flag bit RBIF.

A mismatch condition will continue to set flag bit RBIF. Reading PORTB will end the mismatch condition, and allow flag bit RBIF to be cleared.

The interrupt on change feature is recommended for wake-up on key depression operation and operations where PORTB is only used for the interrupt on change feature. Polling of PORTB is not recommended while using the interrupt on change feature.

FIGURE 3-4: BLOCK DIAGRAM OF RB7:RB4 PINS



TABLE 3-3: PORTB FUNCTIONS

| Name    | Bit# | Buffer                | Function                                                                                                            |
|---------|------|-----------------------|---------------------------------------------------------------------------------------------------------------------|
| RB0/INT | bit0 | TTL/ST <sup>(1)</sup> | Input/output pin or external interrupt input. Internal software programmable weak pull-up.                          |
| RB1     | bit1 | TTL                   | Input/output pin. Internal software programmable weak pull-up.                                                      |
| RB2     | bit2 | TTL                   | Input/output pin. Internal software programmable weak pull-up.                                                      |
| RB3     | bit3 | TTL                   | Input/output pin. Internal software programmable weak pull-up.                                                      |
| RB4     | bit4 | TTL                   | Input/output pin (with interrupt on change). Internal software programmable weak pull-up.                           |
| RB5     | bit5 | TTL                   | Input/output pin (with interrupt on change). Internal software programmable weak pull-up.                           |
| RB6     | bit6 | TTL/ST <sup>(2)</sup> | Input/output pin (with interrupt on change). Internal software programmable weak pull-up. Serial programming clock. |
| RB7     | bit7 | TTL/ST <sup>(2)</sup> | Input/output pin (with interrupt on change). Internal software programmable weak pull-up. Serial programming data.  |

Legend: TTL = TTL input, ST = Schmitt Trigger input

Note 1: This buffer is a Schmitt Trigger input when configured as the external interrupt.

2: This buffer is a Schmitt Trigger input when used in serial programming mode.

TABLE 3-4: SUMMARY OF REGISTERS ASSOCIATED WITH PORTB

| Address | Name           | Bit 7   | Bit 6                         | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | Value on all other resets |
|---------|----------------|---------|-------------------------------|-------|-------|-------|-------|-------|-------|-------------------------|---------------------------|
| 06h     | PORTB          | RB7     | RB6                           | RB5   | RB4   | RB3   | RB2   | RB1   | RB0   | xxxx xxxx               | uuuu uuuu                 |
| 86h     | TRISB          | PORTB I | PORTB Data Direction Register |       |       |       |       |       |       | 1111 1111               | 1111 1111                 |
| 81h     | OPTION_<br>REG | RBPU    | INTEDG                        | T0CS  | T0SE  | PSA   | PS2   | PS1   | PS0   | 1111 1111               | 1111 1111                 |

Legend: x = unknown, u = unchanged. Shaded cells are not used by PORTB.

#### 3.3 PORTC and the TRISC Register

PORTC is an 8-bit wide bi-directional port. The corresponding data direction register is TRISC. Setting a TRISC bit (=1) will make the corresponding PORTC pin an input, i.e., put the corresponding output driver in a hi-impedance mode. Clearing a TRISC bit (=0) will make the corresponding PORTC pin an output, i.e., put the contents of the output latch on the selected pin.

PORTC is multiplexed with several peripheral functions (Table 3-5). PORTC pins have Schmitt Trigger input buffers.

When enabling peripheral functions, care should be taken in defining TRIS bits for each PORTC pin. Some peripherals override the TRIS bit to make a pin an output, while other peripherals override the TRIS bit to make a pin an input. Since the TRIS bit override is in effect while the peripheral is enabled, read-modify-write instructions (BSF, BCF, XORWF) with TRISC as destination should be avoided. The user should refer to the corresponding peripheral section for the correct TRIS bit settings.

#### **EXAMPLE 3-1: INITIALIZING PORTC**

```
BCF
       STATUS, RPO ; Select Bank 0
CLRF
                    ; Initialize PORTC by
      PORTC
                    ; clearing output
                    ; data latches
BSF
       STATUS, RPO ; Select Bank 1
MOVLW
                    ; Value used to
                    ; initialize data
                    ; direction
MOVWF TRISC
                    ; Set RC<3:0> as inputs
                    ; RC<5:4> as outputs
                    ; RC<7:6> as inputs
```

# FIGURE 3-5: PORTC BLOCK DIAGRAM (PERIPHERAL OUTPUT OVERRIDE)



- Note 1: I/O pins have diode protection to VDD and Vss.
  - 2: Port/Peripheral select signal selects between port data and peripheral output.
  - 3: Peripheral OE (output enable) is only activated if peripheral select is active.

TABLE 3-5: PORTC FUNCTIONS

| Name            | Bit# | Buffer Type | Function                                                                              |
|-----------------|------|-------------|---------------------------------------------------------------------------------------|
| RC0/T1OSO/T1CKI | bit0 | ST          | Input/output port pin or Timer1 oscillator output/Timer1 clock input                  |
| RC1/T1OSI       | bit1 | ST          | Input/output port pin or Timer1 oscillator input                                      |
| RC2/CCP1        | bit2 | ST          | Input/output port pin or Capture1 input/Compare1 output/PWM1 output                   |
| RC3/SCK/SCL     | bit3 | ST          | RC3 can also be the synchronous serial clock for both SPI and I <sup>2</sup> C modes. |
| RC4/SDI/SDA     | bit4 | ST          | RC4 can also be the SPI Data In (SPI mode) or data I/O (I <sup>2</sup> C mode).       |
| RC5/SDO         | bit5 | ST          | Input/output port pin or Synchronous Serial Port data output                          |
| RC6             | bit6 | ST          | Input/output port pin                                                                 |
| RC7             | bit7 | ST          | Input/output port pin                                                                 |

Legend: ST = Schmitt Trigger input

#### TABLE 3-6: SUMMARY OF REGISTERS ASSOCIATED WITH PORTC

| Address | Name  | Bit 7   | Bit 6                         | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | Value on all other resets |
|---------|-------|---------|-------------------------------|-------|-------|-------|-------|-------|-------|-------------------------|---------------------------|
| 07h     | PORTC | RC7     | RC6                           | RC5   | RC4   | RC3   | RC2   | RC1   | RC0   | xxxx xxxx               | uuuu uuuu                 |
| 87h     | TRISC | PORTC I | PORTC Data Direction Register |       |       |       |       |       |       |                         | 1111 1111                 |

Legend: x = unknown, u = unchanged.

#### 3.4 PORTD and TRISD Registers

This section is applicable to the PIC16C65B/PIC16C74B devices only.

PORTD is an 8-bit port with Schmitt Trigger input buffers. Each pin is individually configurable as an input or output.

PORTD can be configured as an 8-bit wide microprocessor port (parallel slave port) by setting control bit PSPMODE (TRISE<4>). In this mode, the input buffers are TTL.

FIGURE 3-6: PORTD BLOCK DIAGRAM (IN I/O PORT MODE)



TABLE 3-7: PORTD FUNCTIONS

| Name     | Bit# | Buffer Type           | Function                                          |
|----------|------|-----------------------|---------------------------------------------------|
| RD0/PSP0 | bit0 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit0 |
| RD1/PSP1 | bit1 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit1 |
| RD2/PSP2 | bit2 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit2 |
| RD3/PSP3 | bit3 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit3 |
| RD4/PSP4 | bit4 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit4 |
| RD5/PSP5 | bit5 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit5 |
| RD6/PSP6 | bit6 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit6 |
| RD7/PSP7 | bit7 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit7 |

Legend: ST = Schmitt Trigger input TTL = TTL input

Note 1: Input buffers are Schmitt Triggers when in I/O mode and TTL buffer when in Parallel Slave Port Mode.

TABLE 3-8: SUMMARY OF REGISTERS ASSOCIATED WITH PORTD

| Address | Name  | Bit 7 | Bit 6                                                               | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0     | Value on<br>POR,<br>BOR | Value on all other resets |
|---------|-------|-------|---------------------------------------------------------------------|-------|-------|-------|-------|-------|-----------|-------------------------|---------------------------|
| 08h     | PORTD | RD7   | RD6                                                                 | RD5   | RD4   | RD3   | RD2   | RD1   | RD0       | xxxx xxxx               | uuuu uuuu                 |
| 88h     | TRISD | PORT  | DRTD Data Direction Register 1111 1111 1111 1111                    |       |       |       |       |       | 1111 1111 |                         |                           |
| 89h     | TRISE | IBF   | BF OBF IBOV PSPMODE — PORTE Data Direction Bits 0000 -111 0000 -111 |       |       |       |       |       | 0000 -111 |                         |                           |

Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used by PORTD.

#### 3.5 PORTE and TRISE Register

This section is applicable to the PIC16C65B/PIC16C74B devices only. The A/D multiplexed functions are available on the PIC16C74B only.

PORTE has three pins RE0/RD/AN5, RE1/WR/AN6 and RE2/CS/AN7, which are individually configurable as inputs or outputs. These pins have Schmitt Trigger input buffers.

I/O PORTE becomes control inputs for the microprocessor port when bit PSPMODE (TRISE<4>) is set. In this mode, the user must make sure that the TRISE<2:0> bits are set (pins are configured as digital inputs). For the PIC16C74B ensure ADCON1 is configured for digital I/O. In this mode, the input buffers are TTL.

Figure 3-8 shows the TRISE register, which also controls the parallel slave port operation.

PORTE pins for the PIC16C74B only are multiplexed with analog inputs. When selected as an analog input, these pins will read as '0's.

TRISE controls the direction of the RE pins, even when they are being used as analog inputs. The user must make sure to keep the pins configured as inputs when using them as analog inputs.

**Note:** On a Power-on Reset these pins are configured as analog inputs.

FIGURE 3-7: PORTE BLOCK DIAGRAM (IN I/O PORT MODE)



FIGURE 3-8: TRISE REGISTER (ADDRESS 89h)

| R-0    | R-0                                                                                                                                                                                          | R/W-0        | R/W-0                                                | U-0         | R/W-1         | R/W-1   | R/W-1  |                                                                              |  |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------------------------------------------------------|-------------|---------------|---------|--------|------------------------------------------------------------------------------|--|
| IBF    | OBF                                                                                                                                                                                          | IBOV         | PSPMODE                                              | _           | TRISE2        | TRISE1  | TRISE0 | R = Readable bit                                                             |  |
| bit7   |                                                                                                                                                                                              |              |                                                      |             |               |         | bit0   | W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR reset |  |
|        | <b>IBF</b> : Input I<br>1 = A word<br>0 = No wor                                                                                                                                             | has been     | received and                                         | s waiting   | to be read by | the CPU |        |                                                                              |  |
|        | 1 = The ou                                                                                                                                                                                   | tput buffer  | full Status bit<br>still holds a pr<br>has been read |             | ritten word   |         |        |                                                                              |  |
|        | IBOV: Input Buffer Overflow Detect bit (in microprocessor mode)  1 = A write occurred when a previously input word has not been read (must be cleared in software)  0 = No overflow occurred |              |                                                      |             |               |         |        |                                                                              |  |
|        | PSPMODE<br>1 = Paralle<br>0 = Genera                                                                                                                                                         | l slave por  |                                                      | le Select I | oit           |         |        |                                                                              |  |
| bit 2: | Unimplem<br>TRISE2: RI<br>1 = Input<br>0 = Output                                                                                                                                            | E2 Direction | ad as '0'<br>on Control bit                          |             |               |         |        |                                                                              |  |
|        | TRISE1: RI<br>1 = Input<br>0 = Output                                                                                                                                                        |              | on Control bit                                       |             |               |         |        |                                                                              |  |
|        | TRISE0: RI<br>1 = Input<br>0 = Output                                                                                                                                                        |              | on Control bit                                       |             |               |         |        |                                                                              |  |

TABLE 3-9: PORTE FUNCTIONS

| Name                      | Bit# | Buffer Type           | Function                                                                                  |
|---------------------------|------|-----------------------|-------------------------------------------------------------------------------------------|
| RE0/RD/AN5 <sup>(2)</sup> | bit0 | ST/TTL <sup>(1)</sup> | Input/output port pin or read control input in parallel slave port mode or                |
|                           |      |                       | analog input:                                                                             |
|                           |      |                       | RD                                                                                        |
|                           |      |                       | 1 = Not a read operation                                                                  |
|                           |      |                       | 0 = Read operation. Reads PORTD register (if chip selected)                               |
| RE1/WR/AN6 <sup>(2)</sup> | bit1 | ST/TTL <sup>(1)</sup> | Input/output port pin or write control input in parallel slave port mode or analog input: |
|                           |      |                       | WR                                                                                        |
|                           |      |                       | 1 = Not a write operation                                                                 |
|                           |      |                       | 0 = Write operation. Writes PORTD register (if chip selected)                             |
| RE2/CS/AN7 <sup>(2)</sup> | bit2 | ST/TTL <sup>(1)</sup> | Input/output port pin or chip select control input in parallel slave port                 |
|                           |      |                       | mode or analog input:                                                                     |
|                           |      |                       | CS                                                                                        |
|                           |      |                       | 1 = Device is not selected                                                                |
|                           |      |                       | 0 = Device is selected                                                                    |

Legend: ST = Schmitt Trigger input TTL = TTL input

#### TABLE 3-10: SUMMARY OF REGISTERS ASSOCIATED WITH PORTE

| Addr | Name                  | Bit 7 | Bit 6 | Bit 5 | Bit 4   | Bit 3 | Bit 2    | Bit 1        | Bit 0 | Value on<br>POR,<br>BOR | Value on all other resets |
|------|-----------------------|-------|-------|-------|---------|-------|----------|--------------|-------|-------------------------|---------------------------|
| 09h  | PORTE                 | _     | _     | _     | _       | _     | RE2      | RE1          | RE0   | xxx                     | uuu                       |
| 89h  | TRISE                 | IBF   | OBF   | IBOV  | PSPMODE | _     | PORTE Da | ta Direction | Bits  | 0000 -111               | 0000 -111                 |
| 9Fh  | ADCON1 <sup>(1)</sup> | _     | _     | _     | _       | _     | PCFG2    | PCFG1        | PCFG0 | 000                     | 000                       |

Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used by PORTE.

Note 1: A/D Converter module multiplexing is implemented on the PIC16C74B only.

Note 1: Input buffers are Schmitt Triggers when in I/O mode and TTL buffers when in Parallel Slave Port Mode.

<sup>2:</sup> A/D Converter module multiplexing is implemented on the PIC16C74B only.

#### 3.6 Parallel Slave Port

The Parallel Slave Port is implemented on the 40-pin devices only (PIC16C65B and PIC16C74B).

PORTD operates as an 8-bit wide Parallel Slave Port, or microprocessor port when control bit PSPMODE (TRISE<4>) is set. In slave mode it is asynchronously readable and writable by the external world through  $\overline{RD}$  control input pin RE0/ $\overline{RD}$  and  $\overline{WR}$  control input pin RE1/ $\overline{WR}$ .

It can directly interface to an 8-bit microprocessor data bus. The external microprocessor can read or write the PORTD latch as an 8-bit latch. Setting bit PSPMODE enables port pin RE0/RD to be the RD input, RE1/WR to be the WR input and RE2/CS to be the CS (chip select) input. For this functionality, the corresponding data direction bits of the TRISE register (TRISE<2:0>) must be configured as inputs (set). For the PIC16C74B, the A/D port configuration bits PCFG2:PCFG0 (ADCON1<2:0>) must be set, which will configure pins RE2:RE0 as digital I/O.

A write to the PSP occurs when both the  $\overline{CS}$  and  $\overline{WR}$  lines are first detected low. A read from the PSP occurs when both the  $\overline{CS}$  and  $\overline{RD}$  lines are first detected low.

FIGURE 3-9: PORTD AND PORTE BLOCK DIAGRAM (PARALLEL SLAVE PORT)



FIGURE 3-10: PARALLEL SLAVE PORT WRITE WAVEFORMS



FIGURE 3-11: PARALLEL SLAVE PORT READ WAVEFORMS



**TABLE 3-11:** REGISTERS ASSOCIATED WITH PARALLEL SLAVE PORT

| Add. | Name                  | Bit 7                                             | Bit 6               | Bit 5 | Bit 4   | Bit 3 | Bit 2   | Bit 1         | Bit 0  | Value on<br>POR,<br>BOR | Value on all other resets |
|------|-----------------------|---------------------------------------------------|---------------------|-------|---------|-------|---------|---------------|--------|-------------------------|---------------------------|
| 08h  | PORTD                 | Port data latch when written: Port pins when read |                     |       |         |       |         |               |        | xxxx xxxx               | uuuu uuuu                 |
| 09h  | PORTE                 | _                                                 | _                   | _     | _       | _     | RE2     | RE1           | RE0    | xxx                     | uuu                       |
| 89h  | TRISE                 | IBF                                               | OBF                 | IBOV  | PSPMODE | _     | PORTE D | ata Direction | n Bits | 0000 -111               | 0000 -111                 |
| 0Ch  | PIR1                  | PSPIF                                             | ADIF <sup>(1)</sup> | RCIF  | TXIF    | SSPIF | CCP1IF  | TMR2IF        | TMR1IF | 0000 0000               | 0000 0000                 |
| 8Ch  | PIE1                  | PSPIE                                             | ADIE <sup>(1)</sup> | RCIE  | TXIE    | SSPIE | CCP1IE  | TMR2IE        | TMR1IE | 0000 0000               | 0000 0000                 |
| 9Fh  | ADCON1 <sup>(1)</sup> | _                                                 | _                   | _     | _       | _     | PCFG2   | PCFG1         | PCFG0  | 000                     | 000                       |

Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used by the Parallel Slave Port.

#### 4.0 TIMERO MODULE

The Timer0 module timer/counter has the following features:

- 8-bit timer/counter
- · Readable and writable
- · Internal or external clock select
- · Edge select for external clock
- · 8-bit software programmable prescaler
- Interrupt on overflow from FFh to 00h

Figure 4-1 is a simplified block diagram of the Timer0 module.

Additional information on timer modules is available in the PICmicro<sup>TM</sup> Mid-Range Reference Manual, (DS33023).

#### 4.1 Timer0 Operation

Timer0 can operate as a timer or as a counter.

Timer mode is selected by clearing bit TOCS (OPTION\_REG<5>). In timer mode, the Timer0 module will increment every instruction cycle (without prescaler). If the TMR0 register is written, the increment is inhibited for the following two instruction cycles. The user can work around this by writing an adjusted value to the TMR0 register.

Counter mode is selected by setting bit T0CS (OPTION\_REG<5>). In counter mode, Timer0 will increment either on every rising or falling edge of pin RA4/T0CKI. The incrementing edge is determined by the Timer0 Source Edge Select bit T0SE (OPTION\_REG<4>). Clearing bit T0SE selects the rising edge. Restrictions on the external clock input are discussed below.

When an external clock input is used for Timer0, it must meet certain requirements. The requirements ensure the external clock can be synchronized with the internal phase clock (Tosc). There is a delay in the actual incrementing of Timer0 after synchronization. Additional information on external clock requirements is available in the PICMicro™ Mid-Range Reference Manual. (DS33023).

#### 4.2 Prescaler

An 8-bit counter is available as a prescaler for the Timer0 module, or as a postscaler for the Watchdog Timer, respectively (Figure 4-2). For simplicity, this counter is being referred to as "prescaler" throughout this data sheet. Note that there is only one prescaler available, which is mutually exclusively shared between the Timer0 module and the Watchdog Timer. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the Watchdog Timer and vice-versa.

The prescaler is not readable or writable.

The PSA and PS2:PS0 bits (OPTION\_REG<3:0>) determine the prescaler assignment and prescale ratio.

Clearing bit PSA will assign the prescaler to the Timer0 module. When the prescaler is assigned to the Timer0 module, prescale values of 1:2, 1:4, ..., 1:256 are selectable.

Setting bit PSA will assign the prescaler to the Watchdog Timer (WDT). When the prescaler is assigned to the WDT, prescale values of 1:1, 1:2, ..., 1:128 are selectable

When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g. CLRF 1, MOVWF 1, BSF 1, x....etc.) will clear the prescaler. When assigned to WDT, a CLRWDT instruction will clear the prescaler along with the WDT.

Note: Writing to TMR0 when the prescaler is assigned to Timer0 will clear the prescaler count, but will not change the prescaler assignment.

FIGURE 4-1: TIMERO BLOCK DIAGRAM



#### 4.2.1 SWITCHING PRESCALER ASSIGNMENT

The prescaler assignment is fully under software control, i.e., it can be changed "on the fly" during program execution.

Note:

To avoid an unintended device RESET, a specific instruction sequence (shown in the PICmicro™ Mid-Range Reference Manual, (DS33023). must be executed when changing the prescaler assignment from Timer0 to the WDT. This sequence must be followed even if the WDT is disabled.

#### 4.3 Timer0 Interrupt

The TMR0 interrupt is generated when the TMR0 register overflows from FFh to 00h. This overflow sets bit T0IF (INTCON<2>). The interrupt can be masked by clearing bit T0IE (INTCON<5>). Bit T0IF must be cleared in software by the Timero module interrupt service routine before re-enabling this interrupt. The TMR0 interrupt cannot awaken the processor from SLEEP since the timer is shut off during SLEEP.

#### FIGURE 4-2: BLOCK DIAGRAM OF THE TIMERO/WDT PRESCALER



TABLE 4-1: REGISTERS ASSOCIATED WITH TIMER0

| Address  | Name       | Bit 7  | Bit 6      | Bit 5     | Bit 4     | Bit 3     | Bit 2     | Bit 1     | Bit 0   | Value on<br>POR,<br>BOR | Value on all other resets |
|----------|------------|--------|------------|-----------|-----------|-----------|-----------|-----------|---------|-------------------------|---------------------------|
| 01h      | TMR0       | Timer0 | module's r | xxxx xxxx | uuuu uuuu |           |           |           |         |                         |                           |
| 0Bh, 8Bh | INTCON     | GIE    | PEIE       | TOIE      | INTE      | RBIE      | TOIF      | INTF      | RBIF    | 0000 000x               | 0000 000u                 |
| 81h      | OPTION_REG | RBPU   | INTEDG     | T0CS      | T0SE      | PSA       | 1111 1111 | 1111 1111 |         |                         |                           |
| 85h      | TRISA      | _      | _          | PORTA     | Data Di   | rection R |           | 11 1111   | 11 1111 |                         |                           |

Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by Timer0.

#### 5.0 TIMER1 MODULE

The Timer1 module timer/counter has the following features:

- 16-bit timer/counter (Two 8-bit registers; TMR1H and TMR1L)
- Readable and writable (Both registers)
- · Internal or external clock select
- Interrupt on overflow from FFFFh to 0000h
- · Reset from CCP module trigger

Timer1 has a control register, shown in Figure 5-1. Timer1 can be enabled/disabled by setting/clearing control bit TMR1ON (T1CON<0>).

Figure 5-2 is a simplified block diagram of the Timer1 module.

Additional information on timer modules is available in the  $PICmicro^{TM}$  Mid-Range Reference Manual, (DS33023).

#### 5.1 Timer1 Operation

Timer1 can operate in one of these modes:

- As a timer
- · As a synchronous counter
- · As an asynchronous counter

The operating mode is determined by the clock select bit, TMR1CS (T1CON<1>).

In timer mode, Timer1 increments every instruction cycle. In counter mode, it increments on every rising edge of the external clock input.

When the Timer1 oscillator is enabled (T10SCEN is set), the RC1/T10SI and RC0/T10SO/T1CKI pins become inputs. That is, the TRISC<1:0> value is ignored.

Timer1 also has an internal "reset input". This reset can be generated by the CCP module (Section 7.0).

#### FIGURE 5-1: T1CON: TIMER1 CONTROL REGISTER (ADDRESS 10h)

| U-0      | U-0                                    | R/W-0                                                            | R/W-0                | R/W-0                   | R/W-0       | R/W-0        | R/W-0        |                                                                              |
|----------|----------------------------------------|------------------------------------------------------------------|----------------------|-------------------------|-------------|--------------|--------------|------------------------------------------------------------------------------|
| _        | _                                      | T1CKPS1                                                          | T1CKPS0              | T10SCEN                 | T1SYNC      | TMR1CS       | TMR10N       | R = Readable bit                                                             |
| bit7     |                                        |                                                                  |                      |                         |             |              | bit0         | W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR reset |
| bit 7-6: | Unimpler                               | mented: F                                                        | Read as '0           |                         |             |              |              |                                                                              |
| bit 5-4: | 11 = 1:8 F<br>10 = 1:4 F<br>01 = 1:2 F | 1:T1CKPS<br>Prescale v<br>Prescale v<br>Prescale v<br>Prescale v | alue<br>alue<br>alue | Input Cloc              | k Prescale  | Select bit   | S            |                                                                              |
| bit 3:   | 1 = Oscill<br>0 = Oscill               | ator is ena                                                      | abled<br>it off      | Enable Co               |             | are turned   | off to elimi | nate power drain                                                             |
| bit 2:   | T1SYNC:                                | Timer1 E                                                         | xternal Cl           | ock Input S             | vnchroniza  | ation Contr  | ol bit       |                                                                              |
|          | TMR1CS<br>1 = Do no                    | <u>= 1</u>                                                       | nize exter           | nal clock in            | •           |              |              |                                                                              |
|          | TMR1CS<br>This bit is                  |                                                                  | Fimer1 us            | es the inter            | nal clock v | vhen TMR     | 1CS = 0.     |                                                                              |
| bit 1:   | 1 = Exteri                             |                                                                  | rom pin R            | ce Select b<br>C0/T1OSO |             | n the rising | g edge)      |                                                                              |
| bit 0:   |                                        | l: Timer1 C<br>les Timer1<br>s Timer1                            |                      |                         |             |              |              |                                                                              |

#### FIGURE 5-2: TIMER1 BLOCK DIAGRAM



#### 5.2 Timer1 Oscillator

A crystal oscillator circuit is built-in between pins T1OSI (input) and T1OSO (amplifier output). It is enabled by setting control bit T1OSCEN (T1CON<3>). The oscillator is a low power oscillator rated up to 200 kHz. It will continue to run during SLEEP. It is primarily intended for a 32 kHz crystal. Table 5-1 shows the capacitor selection for the Timer1 oscillator.

The Timer1 oscillator is identical to the LP oscillator. The user must provide a software time delay to ensure proper oscillator start-up.

TABLE 5-1: CAPACITOR SELECTION FOR THE TIMER1 OSCILLATOR

| Osc Type                               | Freq                         | C1            | C2        |  |  |  |  |  |  |  |  |
|----------------------------------------|------------------------------|---------------|-----------|--|--|--|--|--|--|--|--|
| LP                                     | 32 kHz                       | 33 pF         | 33 pF     |  |  |  |  |  |  |  |  |
|                                        | 100 kHz                      | 15 pF         | 15 pF     |  |  |  |  |  |  |  |  |
| 200 kHz 15 pF 15 pF                    |                              |               |           |  |  |  |  |  |  |  |  |
| These v                                | alues are for d              | design guidan | ice only. |  |  |  |  |  |  |  |  |
| Crystals Tes                           | ted:                         |               |           |  |  |  |  |  |  |  |  |
| 32.768 kHz                             | Epson C-00°                  | 1R32.768K-A   | ± 20 PPM  |  |  |  |  |  |  |  |  |
| 100 kHz Epson C-2 100.00 KC-P ± 20 PPM |                              |               |           |  |  |  |  |  |  |  |  |
| 200 kHz                                | STD XTL 200.000 kHz ± 20 PPM |               |           |  |  |  |  |  |  |  |  |
|                                        |                              |               |           |  |  |  |  |  |  |  |  |

- Note 1: Higher capacitance increases the stability of the oscillator but also increases the start-up time.
  - Since each resonator/crystal has its own characteristics, the user should consult the resonator/crystal manufacturer for appropriate values of external components.

#### 5.3 Timer1 Interrupt

The TMR1 Register pair (TMR1H:TMR1L) increments from 0000h to FFFFh and rolls over to 0000h. The TMR1 Interrupt, if enabled, is generated on overflow which is latched in interrupt flag bit TMR1IF (PIR1<0>). This interrupt can be enabled/disabled by setting/clearing TMR1 interrupt enable bit TMR1IE (PIE1<0>).

## 5.4 Resetting Timer1 using a CCP Trigger Output

If the CCP module is configured in compare mode to generate a "special event trigger" (CCP1M3:CCP1M0 = 1011), this signal will reset Timer1 and start an A/D conversion (if the A/D module is enabled).

| Note: | The spe | cial e                               | event | trigg | ers from tl | ne CC | P1 |  |  |  |  |
|-------|---------|--------------------------------------|-------|-------|-------------|-------|----|--|--|--|--|
|       | module  | module will not set interrupt flag b |       |       |             |       |    |  |  |  |  |
|       | TMR1IF  | (PIR                                 | 1<0>  | ).    |             |       |    |  |  |  |  |

Timer1 must be configured for either timer or synchronized counter mode to take advantage of this feature. If Timer1 is running in asynchronous counter mode, this reset operation may not work.

In the event that a write to Timer1 coincides with a special event trigger from CCP1, the write will take precedence

In this mode of operation, the CCPR1H:CCPR1L registers pair effectively becomes the period register for Timer1.

TABLE 5-2: REGISTERS ASSOCIATED WITH TIMER1 AS A TIMER/COUNTER

| Address | Name   | Bit 7   | Bit 6                                                                      | Bit 5         | Bit 4         | Bit 3         | Bit 2      | Bit 1       | Bit 0  | Value<br>PO<br>BC | R,   | all  | e on<br>other<br>sets |
|---------|--------|---------|----------------------------------------------------------------------------|---------------|---------------|---------------|------------|-------------|--------|-------------------|------|------|-----------------------|
| 0Bh,8Bh | INTCON | GIE     | PEIE                                                                       | TOIE          | INTE          | RBIE          | TOIF       | INTF        | RBIF   | 0000              | 000x | 0000 | 000u                  |
| 0Ch     | PIR1   | (1)     | ADIF                                                                       | (1)           | (1)           | SSPIF         | CCP1IF     | TMR2IF      | TMR1IF | 0000              | 0000 | 0000 | 0000                  |
| 8Ch     | PIE1   | (1)     | ADIE                                                                       | (1)           | (1)           | SSPIE         | CCP1IE     | TMR2IE      | TMR1IE | 0000              | 0000 | 0000 | 0000                  |
| 0Eh     | TMR1L  | Holding | registe                                                                    | r for the Lea | st Significan | t Byte of the | 16-bit TMF | R1 register |        | xxxx              | xxxx | uuuu | uuuu                  |
| 0Fh     | TMR1H  | Holding | Holding register for the Most Significant Byte of the 16-bit TMR1 register |               |               |               |            |             |        |                   | xxxx | uuuu | uuuu                  |
| 10h     | T1CON  | _       | _                                                                          | T1CKPS1       | T1CKPS0       | T10SCEN       | T1SYNC     | TMR1CS      | TMR10N | 00                | 0000 | uu   | uuuu                  |

 $\label{eq:logend:u} \mbox{Legend:} \quad \mbox{$x$ = unknown, $u$ = unchanged, $-$ = unimplemented read as '0'. Shaded cells are not used by the Timer1 module.}$ 

Note 1: These bits are reserved, maintain as '0'.

NOTES:

#### 6.0 TIMER2 MODULE

The Timer2 module timer has the following features:

- 8-bit timer (TMR2 register)
- 8-bit period register (PR2)
- Readable and writable (Both registers)
- Software programmable prescaler (1:1, 1:4, 1:16)
- Software programmable postscaler (1:1 to 1:16)
- · Interrupt on TMR2 match of PR2
- SSP module optional use of TMR2 output to generate clock shift

Timer2 has a control register, shown in Figure 6-1. Timer2 can be shut off by clearing control bit TMR2ON (T2CON<2>) to minimize power consumption.

Figure 6-2 is a simplified block diagram of the Timer2 module.

Additional information on timer modules is available in the PICmicro $^{\text{\tiny TM}}$  Mid-Range Reference Manual, (DS33023).

#### 6.1 Timer2 Operation

Timer2 can be used as the PWM time-base for PWM mode of the CCP module

The TMR2 register is readable and writable, and is cleared on any device reset.

The input clock (Fosc/4) has a prescale option of 1:1, 1:4 or 1:16, selected by control bits T2CKPS1:T2CKPS0 (T2CON<1:0>).

The match output of TMR2 goes through a 4-bit postscaler (which gives a 1:1 to 1:16 scaling inclusive) to generate a TMR2 interrupt (latched in flag bit TMR2IF, (PIR1<1>)).

The prescaler and postscaler counters are cleared when any of the following occurs:

- · a write to the TMR2 register
- · a write to the T2CON register
- any device reset (Power-on Reset, MCLR reset, Watchdog Timer reset, or Brown-out Reset)

TMR2 is not cleared when T2CON is written.

#### FIGURE 6-1: T2CON: TIMER2 CONTROL REGISTER (ADDRESS 12h)

U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 TOUTPS3 TOUTPS2 TOUTPS1 TOUTPS0 TMR2ON T2CKPS1 T2CKPS0 = Readable bit W = Writable bit bit0 U = Unimplemented bit, read as '0' n = Value at POR reset bit 7: Unimplemented: Read as '0' bit 6-3: TOUTPS3:TOUTPS0: Timer2 Output Postscale Select bits 0000 = 1:1 Postscale 0.001 = 1.2 Postscale1111 = 1:16 Postscale bit 2: TMR2ON: Timer2 On bit 1 = Timer2 is on 0 = Timer2 is off bit 1-0: T2CKPS1:T2CKPS0: Timer2 Clock Prescale Select bits 00 = Prescaler is 1 01 = Prescaler is 4 1x = Prescaler is 16

#### 6.2 Timer2 Interrupt

The Timer2 module has an 8-bit period register PR2. Timer2 increments from 00h until it matches PR2 and then resets to 00h on the next increment cycle. PR2 is a readable and writable register. The PR2 register is initialized to FFh upon reset.

#### 6.3 Output of TMR2

The output of TMR2 (before the postscaler) is fed to the Synchronous Serial Port module, which optionally uses it to generate shift clock.

#### FIGURE 6-2: TIMER2 BLOCK DIAGRAM



TABLE 6-1: REGISTERS ASSOCIATED WITH TIMER2 AS A TIMER/COUNTER

| Address | Name   | Bit 7       | Bit 6          | Bit 5     | Bit 4     | Bit 3   | Bit 2  | Bit 1   | Bit 0   | Value on:<br>POR,<br>BOR | Value on<br>all other<br>resets |
|---------|--------|-------------|----------------|-----------|-----------|---------|--------|---------|---------|--------------------------|---------------------------------|
| 0Bh,8Bh | INTCON | GIE         | PEIE           | T0IE      | INTE      | RBIE    | T0IF   | INTF    | RBIF    | 0000 000x                | 0000 000u                       |
| 0Ch     | PIR1   | (1)         | ADIF           | (1)       | (1)       | SSPIF   | CCP1IF | TMR2IF  | TMR1IF  | 0000 0000                | 0000 0000                       |
| 8Ch     | PIE1   | (1)         | ADIE           | (1)       | (1)       | SSPIE   | CCP1IE | TMR2IE  | TMR1IE  | 0000 0000                | 0000 0000                       |
| 11h     | TMR2   | Timer2 mod  | dule's registe | r         |           |         |        |         |         | 0000 0000                | 0000 0000                       |
| 12h     | T2CON  | _           | TOUTPS3        | TOUTPS2   | TOUTPS1   | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | -000 0000                | -000 0000                       |
| 92h     | PR2    | Timer2 Peri | od Register    | 1111 1111 | 1111 1111 |         |        |         |         |                          |                                 |

Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used by the Timer2 module.

Note 1: These bits are reserved, maintain as '0'.

## 7.0 CAPTURE/COMPARE/PWM (CCP) MODULE(S)

Each CCP (Capture/Compare/PWM) module contains a 16-bit register which can operate as a 16-bit capture register, as a 16-bit compare register or as a PWM master/slave Duty Cycle register. Table 7-1 shows the timer resources of the CCP module modes.

The operation of CCP1 is identical to that of CCP2, with the exception of the special trigger. Therefore, operation of a CCP module in the following sections is described with respect to CCP1.

Table 7-2 shows the interaction of the CCP modules.

#### **CCP1 Module**

Capture/Compare/PWM Register1 (CCPR1) is comprised of two 8-bit registers: CCPR1L (low byte) and CCPR1H (high byte). The CCP1CON register controls the operation of CCP1. All are readable and writable.

#### **CCP2 Module**

Capture/Compare/PWM Register2 (CCPR2) is comprised of two 8-bit registers: CCPR2L (low byte) and CCPR2H (high byte). The CCP2CON register controls the operation of CCP2. All are readable and writable.

Additional information on the CCP module is available in the PICmicro™ Mid-Range Reference Manual, (DS33023).

TABLE 7-1: CCP MODE - TIMER RESOURCE

| CCP Mode | Timer Resource |
|----------|----------------|
| Capture  | Timer1         |
| Compare  | Timer1         |
| PWM      | Timer2         |

TABLE 7-2: INTERACTION OF TWO CCP MODULES

| CCPx Mode | CCPy Mode | Interaction                                                                           |
|-----------|-----------|---------------------------------------------------------------------------------------|
| Capture   | Capture   | Same TMR1 time-base.                                                                  |
| Capture   | Compare   | The compare should be configured for the special event trigger, which clears TMR1.    |
| Compare   | Compare   | The compare(s) should be configured for the special event trigger, which clears TMR1. |
| PWM       | PWM       | The PWMs will have the same frequency, and update rate (TMR2 interrupt).              |
| PWM       | Capture   | None                                                                                  |
| PWM       | Compare   | None                                                                                  |

#### FIGURE 7-1: CCP1CON REGISTER (ADDRESS 17h) / CCP2CON REGISTER (ADDRESS 1Dh)

| U-0  | U-0 | R/W-0 | R/W-0 | R/W-0  | R/W-0  | R/W-0  | R/W-0  |                                                                              |
|------|-----|-------|-------|--------|--------|--------|--------|------------------------------------------------------------------------------|
| _    | _   | CCPxX | CCPxY | CCPxM3 | CCPxM2 | CCPxM1 | CCPxM0 | R = Readable bit                                                             |
| bit7 |     |       |       |        |        |        | bit0   | W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR reset |

bit 7-6: Unimplemented: Read as '0'

bit 5-4: CCPxX:CCPxY: PWM Least Significant bits

Capture Mode: Unused Compare Mode: Unused

PWM Mode: These bits are the two LSbs of the PWM duty cycle. The eight MSbs are found in CCPRxL.

bit 3-0: CCPxM3:CCPxM0: CCPx Mode Select bits

0000 = Capture/Compare/PWM off (resets CCPx module)

0100 = Capture mode, every falling edge 0101 = Capture mode, every rising edge

0110 = Capture mode, every 4th rising edge 0111 = Capture mode, every 16th rising edge

1000 = Compare mode, set output on match (CCPxIF bit is set)

1000 = Compare mode, set output on match (CCPxIF bit is set)

1010 = Compare mode, generate software interrupt on match (CCPxIF bit is set, CCPx pin is unaffected)

1011 = Compare mode, trigger special event (CCPxIF bit is set; CCP1 resets TMR1; CCP2 resets TMR1 and starts an A/D conversion (if A/D module is enabled))

11xx = PWM mode

#### 7.1 Capture Mode

In Capture mode, CCPR1H:CCPR1L captures the 16-bit value of the TMR1 register when an event occurs on pin RC2/CCP1. An event is defined as:

- · every falling edge
- · every rising edge
- · every 4th rising edge
- · every 16th rising edge

An event is selected by control bits CCP1M3:CCP1M0 (CCP1CON<3:0>). When a capture is made, the interrupt request flag bit CCP1IF (PIR1<2>) is set. It must be cleared in software. If another capture occurs before the value in register CCPR1 is read, the old captured value will be lost.

#### 7.1.1 CCP PIN CONFIGURATION

In Capture mode, the RC2/CCP1 pin should be configured as an input by setting the TRISC<2> bit.

**Note:** If the RC2/CCP1 is configured as an output, a write to the port can cause a capture condition.

# FIGURE 7-2: CAPTURE MODE OPERATION BLOCK DIAGRAM



#### 7.1.2 TIMER1 MODE SELECTION

Timer1 must be running in timer mode or synchronized counter mode for the CCP module to use the capture feature. In asynchronous counter mode, the capture operation may not work.

#### 7.1.3 SOFTWARE INTERRUPT

When the Capture mode is changed, a false capture interrupt may be generated. The user should keep bit CCP1IE (PIE1<2>) clear to avoid false interrupts and should clear the flag bit CCP1IF following any such change in operating mode.

#### 7.1.4 CCP PRESCALER

There are four prescaler settings, specified by bits CCP1M3:CCP1M0. Whenever the CCP module is turned off, or the CCP module is not in capture mode, the prescaler counter is cleared. This means that any reset will clear the prescaler counter.

Switching from one capture prescaler to another may generate an interrupt. Also, the prescaler counter will not be cleared, therefore the first capture may be from a non-zero prescaler. Example 7-1 shows the recommended method for switching between capture prescalers. This example also clears the prescaler counter and will not generate the "false" interrupt.

## EXAMPLE 7-1: CHANGING BETWEEN CAPTURE PRESCALERS

CLRF CCP1CON ;Turn CCP module off
MOVLW NEW\_CAPT\_PS ;Load the W reg with
; the new prescaler
; mode value and CCP ON
MOVWF CCP1CON ;Load CCP1CON with this
; value

#### 7.2 Compare Mode

In Compare mode, the 16-bit CCPR1 register value is constantly compared against the TMR1 register pair value. When a match occurs, the RC2/CCP1 pin is:

- · driven High
- · driven Low
- · remains Unchanged

The action on the pin is based on the value of control bits CCP1M3:CCP1M0 (CCP1CON<3:0>). At the same time, interrupt flag bit CCP1IF is set.

FIGURE 7-3: COMPARE MODE OPERATION BLOCK DIAGRAM



#### 7.2.1 CCP PIN CONFIGURATION

The user must configure the RC2/CCP1 pin as an output by clearing the TRISC<2> bit.

Note: Clearing the CCP1CON register will force the RC2/CCP1 compare output latch to the default low level. This is not the data latch.

#### 7.2.2 TIMER1 MODE SELECTION

Timer1 must be running in Timer mode or Synchronized Counter mode if the CCP module is using the compare feature. In Asynchronous Counter mode, the compare operation may not work.

#### 7.2.3 SOFTWARE INTERRUPT MODE

When generate software interrupt is chosen the CCP1 pin is not affected. Only a CCP interrupt is generated (if enabled).

#### 7.2.4 SPECIAL EVENT TRIGGER

In this mode, an internal hardware trigger is generated which may be used to initiate an action.

The special event trigger output of CCP1 resets the TMR1 register pair. This allows the CCPR1 register to effectively be a 16-bit programmable period register for Timer1

The special trigger output of CCP2 resets the TMR1 register pair, and starts an A/D conversion (if the A/D module is enabled).

Note: The special event trigger from the CCP2 module will not set interrupt flag bit TMR1IF (PIR1<0>).

TABLE 7-3: REGISTERS ASSOCIATED WITH CAPTURE, COMPARE, AND TIMER1

| Address | Name    | Bit 7                                    | Bit 6     | Bit 5                                    | Bit 4                    | Bit 3       | Bit 2      | Bit 1       | Bit 0  | PC   | e on<br>DR,<br>DR | all o | e on<br>other<br>ets |
|---------|---------|------------------------------------------|-----------|------------------------------------------|--------------------------|-------------|------------|-------------|--------|------|-------------------|-------|----------------------|
| 0Bh,8Bh | INTCON  | GIE                                      | PEIE      | TOIE                                     | INTE RBIE TOIF INTE RBIF |             |            |             |        | 0000 | 000x              | 0000  | 000u                 |
| 0Ch     | PIR1    | (1)                                      | ADIF      | (1)                                      | (1)                      | SSPIF       | CCP1IF     | TMR2IF      | TMR1IF | 0000 | 0000              | 0000  | 0000                 |
| 8Ch     | PIE1    | (1)                                      | ADIE      | DIE (1) (1) SSPIE CCP1IE TMR2IE TMR1IE 0 |                          |             |            |             |        | 0000 | 0000              | 0000  | 0000                 |
| 87h     | TRISC   | PORTC Data Direction Register            |           |                                          |                          |             |            |             |        |      | 1111              | 1111  | 1111                 |
| 0Eh     | TMR1L   | Holding req                              | gister fo | or the Least                             | Significant              | Byte of the | 16-bit TMF | R1 register |        | xxxx | xxxx              | uuuu  | uuuu                 |
| 0Fh     | TMR1H   | Holding req                              | gister fo | or the Most                              | Significant              | Byte of the | 16-bit TMR | 1register   |        | xxxx | xxxx              | uuuu  | uuuu                 |
| 10h     | T1CON   | _                                        | _         | T1CKPS1                                  | T1CKPS0                  | T10SCEN     | T1SYNC     | TMR1CS      | TMR10N | 00   | 0000              | uu    | uuuu                 |
| 15h     | CCPR1L  | Capture/Compare/PWM register1 (LSB)      |           |                                          |                          |             |            |             |        | xxxx | xxxx              | uuuu  | uuuu                 |
| 16h     | CCPR1H  | Capture/Compare/PWM register1 (MSB)      |           |                                          |                          |             |            |             |        | xxxx | xxxx              | uuuu  | uuuu                 |
| 17h     | CCP1CON | - CCP1X CCP1Y CCP1M3 CCP1M2 CCP1M1 CCP1M |           |                                          |                          |             |            |             | CCP1M0 | 00   | 0000              | 00    | 0000                 |

 $\label{eq:local_local_local_local} \textbf{Legend:} \quad \textbf{x} = \textbf{unknown}, \textbf{u} = \textbf{unchanged}, \textbf{-} = \textbf{unimplemented read as '0'}. \\ \textbf{Shaded cells are not used by Capture and Timer1}.$ 

Note 1: These bits/registers are reserved, maintain as '0'.

#### 7.3 PWM Mode

In Pulse Width Modulation (PWM) mode, the CCP1 pin produces up to a 10-bit resolution PWM output. Since the CCP1 pin is multiplexed with the PORTC data latch, the TRISC<2> bit must be cleared to make the CCP1 pin an output.

Note: Clearing the CCP1CON register will force the CCP1 PWM output latch to the default low level. This is not the PORTC I/O data

Figure 7-4 shows a simplified block diagram of the CCP module in PWM mode.

For a step by step procedure on how to set up the CCP module for PWM operation, see Section 7.3.3.

## FIGURE 7-4: SIMPLIFIED PWM BLOCK DIAGRAM



A PWM output (Figure 7-5) has a time base (period) and a time that the output stays high (duty cycle). The frequency of the PWM is the inverse of the period (1/period).

#### FIGURE 7-5: PWM OUTPUT



#### 7.3.1 PWM PERIOD

The PWM period is specified by writing to the PR2 register. The PWM period can be calculated using the following formula:

PWM period = 
$$[(PR2) + 1] \cdot 4 \cdot TOSC \cdot$$
  
(TMR2 prescale value)

PWM frequency is defined as 1 / [PWM period].

When TMR2 is equal to PR2, the following three events occur on the next increment cycle:

· TMR2 is cleared

Note:

- The CCP1 pin is set (exception: if PWM duty cycle = 0%, the CCP1 pin will not be set)
- The PWM duty cycle is latched from CCPR1L into CCPR1H

The Timer2 postscaler (see Section 6.0) is not used in the determination of the PWM frequency. The postscaler could be used to have a servo update rate at a different frequency than the PWM output.

#### 7.3.2 PWM DUTY CYCLE

The PWM duty cycle is specified by writing to the CCPR1L register and to the CCP1CON<5:4> bits. Up to 10-bit resolution is available: the CCPR1L contains the eight MSbs and the CCP1CON<5:4> contains the two LSbs. This 10-bit value is represented by CCPR1L:CCP1CON<5:4>. The following equation is used to calculate the PWM duty cycle in time:

CCPR1L and CCP1CON<5:4> can be written to at any time, but the duty cycle value is not latched into CCPR1H until after a match between PR2 and TMR2 occurs (i.e., the period is complete). In PWM mode, CCPR1H is a read-only register.

The CCPR1H register and a 2-bit internal latch are used to double buffer the PWM duty cycle. This double buffering is essential for glitchless PWM operation.

When the CCPR1H and 2-bit latch match TMR2 concatenated with an internal 2-bit Q clock or 2 bits of the TMR2 prescaler, the CCP1 pin is cleared.=

Maximum PWM resolution (bits) for a given PWM frequency:

$$= \frac{\log\left(\frac{FOSC}{FPWM}\right)}{\log(2)} \text{bits}$$

Note: If the PWM duty cycle value is longer than the PWM period, the CCP1 pin will not be cleared.

For an example PWM period and duty cycle calculation, see the PICmicro™ Mid-Range Reference Manual (DS33023).

#### 7.3.3 SET-UP FOR PWM OPERATION

The following steps should be taken when configuring the CCP module for PWM operation:

- Set the PWM period by writing to the PR2 register.
- 2. Set the PWM duty cycle by writing to the CCPR1L register and CCP1CON<5:4> bits.
- Make the CCP1 pin an output by clearing the TRISC<2> bit.
- 4. Set the TMR2 prescale value and enable Timer2 by writing to T2CON.
- 5. Configure the CCP1 module for PWM operation.

#### TABLE 7-4: EXAMPLE PWM FREQUENCIES AND RESOLUTIONS AT 20 MHz

| PWM Frequency              | 1.22 kHz | 4.88 kHz | 19.53 kHz | 78.12 kHz | 156.3 kHz | 208.3 kHz |
|----------------------------|----------|----------|-----------|-----------|-----------|-----------|
| Timer Prescaler (1, 4, 16) | 16       | 4        | 1         | 1         | 1         | 1         |
| PR2 Value                  | 0xFF     | 0xFF     | 0xFF      | 0x3F      | 0x1F      | 0x17      |
| Maximum Resolution (bits)  | 10       | 10       | 10        | 8         | 7         | 5.5       |

#### TABLE 7-5: REGISTERS ASSOCIATED WITH PWM AND TIMER2

| Address | Name    | Bit 7      | Bit 6                                     | Bit 5      | Bit 4     | Bit 3     | Bit 2  | Bit 1   | Bit 0   | Value on<br>POR,<br>BOR | Value on all other resets |
|---------|---------|------------|-------------------------------------------|------------|-----------|-----------|--------|---------|---------|-------------------------|---------------------------|
| 0Bh,8Bh | INTCON  | GIE        | PEIE                                      | TOIE       | INTE      | RBIE      | TOIF   | INTF    | RBIF    | 0000 000x               | 0000 000u                 |
| 0Ch     | PIR1    | (1)        | ADIF                                      | (1)        | (1)       | SSPIF     | CCP1IF | TMR2IF  | TMR1IF  | 0000 0000               | 0000 0000                 |
| 8Ch     | PIE1    | (1)        | ADIE (1) (1) SSPIE CCP1IE TMR2IE TMR1IE 0 |            |           |           |        |         |         | 0000 0000               | 0000 0000                 |
| 87h     | TRISC   | PORTC D    | ata Directio                              |            | 1111 1111 | 1111 1111 |        |         |         |                         |                           |
| 11h     | TMR2    | Timer2 mo  | dule's registe                            | er         |           |           |        |         |         | 0000 0000               | 0000 0000                 |
| 92h     | PR2     | Timer2 mo  | dule's period                             | d register |           |           |        |         |         | 1111 1111               | 1111 1111                 |
| 12h     | T2CON   | _          | TOUTPS3                                   | TOUTPS2    | TOUTPS1   | TOUTPS0   | TMR2ON | T2CKPS1 | T2CKPS0 | -000 0000               | -000 0000                 |
| 15h     | CCPR1L  | Capture/Co | mpare/PWI                                 |            | xxxx xxxx | uuuu uuuu |        |         |         |                         |                           |
| 16h     | CCPR1H  | Capture/Co | mpare/PWI                                 |            | xxxx xxxx | uuuu uuuu |        |         |         |                         |                           |
| 17h     | CCP1CON | _          | _                                         | 00 0000    | 00 0000   |           |        |         |         |                         |                           |

Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used by PWM and Timer2.

Note 1: These bits/registers are reserved, maintain as '0'.

NOTES:

## 8.0 SYNCHRONOUS SERIAL PORT (SSP) MODULE

#### 8.1 SSP Module Overview

The Synchronous Serial Port (SSP) module is a serial interface useful for communicating with other peripheral or microcontroller devices. These peripheral devices may be Serial EEPROMs, shift registers, display drivers, A/D converters, etc. The SSP module can operate in one of two modes:

- Serial Peripheral Interface (SPI)
- Inter-Integrated Circuit (I2C)

For more information on SSP operation (including an I<sup>2</sup>C Overview), refer to the PICmicro™ Mid-Range Reference Manual (DS33023). Also, refer to Application Note AN578, "Use of the SSP Module in the I<sup>2</sup>C Multi-Master Environment."

#### FIGURE 8-1: SSPSTAT: SYNC SERIAL PORT STATUS REGISTER (ADDRESS 94h)

| R/W-0 | R/W-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0  |    |
|-------|-------|-----|-----|-----|-----|-----|------|----|
| SMP   | CKE   | D/A | Р   | S   | R/W | UA  | BF   | R  |
| hit7  |       |     | •   |     |     |     | hit∩ | ١V |

R = Readable bit
W = Writable bit
U = Unimplemented bit,
read as '0'
- n = Value at POR reset

bit 7: SMP: SPI data input sample phase

**SPI Master Operation** 

- 1 = Input data sampled at end of data output time
- 0 = Input data sampled at middle of data output time

SPI Slave Mode

SMP must be cleared when SPI is used in slave mode

bit 6: CKE: SPI Clock Edge Select

CKP = 0

- 1 = Data transmitted on rising edge of SCK
- 0 = Data transmitted on falling edge of SCK

CKP = 1

- 1 = Data transmitted on falling edge of SCK
- 0 = Data transmitted on rising edge of SCK
- bit 5: **D/A**: Data/Address bit (I<sup>2</sup>C mode only)
  - 1 = Indicates that the last byte received or transmitted was data
  - 0 = Indicates that the last byte received or transmitted was address
- bit 4: **P**: Stop bit (I<sup>2</sup>C mode only. This bit is cleared when the SSP module is disabled, or when the Start bit is detected last, SSPEN is cleared)
  - 1 = Indicates that a stop bit has been detected last (this bit is '0' on RESET)
  - 0 = Stop bit was not detected last
- bit 3: **S**: Start bit (I<sup>2</sup>C mode only. This bit is cleared when the SSP module is disabled, or when the Stop bit is detected last, SSPEN is cleared)
  - 1 = Indicates that a start bit has been detected last (this bit is '0' on RESET)
  - 0 = Start bit was not detected last
- bit 2: **R/W**: Read/Write bit information (I<sup>2</sup>C mode only)

This bit holds the R/W bit information following the last address match. This bit is only valid from the address match to the next start bit, stop bit, or  $\overline{ACK}$  bit.

- 1 = Read
- 0 = Write
- bit 1: **UA**: Update Address (10-bit I<sup>2</sup>C mode only)
  - 1 = Indicates that the user needs to update the address in the SSPADD register
  - 0 = Address does not need to be updated
- bit 0: BF: Buffer Full Status bit

Receive (SPI and I<sup>2</sup>C modes)

- 1 = Receive complete, SSPBUF is full
- 0 = Receive not complete, SSPBUF is empty

Transmit (I<sup>2</sup>C mode only)

- 1 = Transmit in progress, SSPBUF is full
- 0 = Transmit complete, SSPBUF is empty

#### SSPCON: SYNC SERIAL PORT CONTROL REGISTER (ADDRESS 14h) FIGURE 8-2:

| R/W-0 |                                         |
|-------|-------|-------|-------|-------|-------|-------|-------|-----------------------------------------|
| WCOL  | SSPOV | SSPEN | CKP   | SSPM3 | SSPM2 | SSPM1 | SSPM0 | R = Readable bit                        |
| bit7  |       |       |       |       |       |       | bit0  | W = Writable bit U = Unimplemented bit, |
|       |       |       |       |       |       |       |       | read as '0'                             |

#### bit 7: WCOL: Write Collision Detect bit

1 = The SSPBUF register is written while it is still transmitting the previous word (must be cleared in software)

0 = No collision

bit 6 SSPOV: Receive Overflow Indicator bit

#### In SPI mode

1 = A new byte is received while the SSPBUF register is still holding the previous data. In case of overflow. the data in SSPSR is lost. Overflow can only occur in slave mode. The user must read the SSPBUF, even if only transmitting data, to avoid setting overflow. In master operation, the overflow bit is not set since each new reception (and transmission) is initiated by writing to the SSPBUF register.

0 = No overflow

#### In I<sup>2</sup>C mode

1 = A byte is received while the SSPBUF register is still holding the previous byte. SSPOV is a "don't care" in transmit mode. SSPOV must be cleared in software in either mode. 0 = No overflow

#### bit 5: SSPEN: Synchronous Serial Port Enable bit

#### In SPI mode

- 1 = Enables serial port and configures SCK, SDO, and SDI as serial port pins
- 0 = Disables serial port and configures these pins as I/O port pins

#### In I<sup>2</sup>C mode

- 1 = Enables the serial port and configures the SDA and SCL pins as serial port pins
- 0 = Disables serial port and configures these pins as I/O port pins

In both modes, when enabled, these pins must be properly configured as input or output.

#### CKP: Clock Polarity Select bit bit 4:

#### In SPI mode

- 1 = Idle state for clock is a high level
- 0 = Idle state for clock is a low level

#### In I<sup>2</sup>C mode

#### SCK release control

- 1 = Enable clock
- 0 = Holds clock low (clock stretch) (Used to ensure data setup time)

#### bit 3-0: SSPM3:SSPM0: Synchronous Serial Port Mode Select bits

- 0000 = SPI master operation, clock = Fosc/4
- 0001 = SPI master operation, clock = Fosc/16
- 0010 = SPI master operation, clock = Fosc/64
- 0011 = SPI master operation, clock = TMR2 output/2
- 0100 = SPI slave mode, clock = SCK pin.  $\overline{SS}$  pin control enabled.
- 0101 = SPI slave mode, clock = SCK pin.  $\overline{SS}$  pin control disabled.  $\overline{SS}$  can be used as I/O pin
- $0110 = I^2C$  slave mode, 7-bit address  $0111 = I^2C$  slave mode, 10-bit address
- $1011 = I^2C$  firmware controlled master operation (slave idle)
- $1110 = I^2C$  slave mode, 7-bit address with start and stop bit interrupts enabled
- $1111 = I^2C$  slave mode, 10-bit address with start and stop bit interrupts enabled

#### 8.2 SPI Mode

This section contains register definitions and operational characteristics of the SPI module.

Additional information on SPI operation may be found in the PICmicro $^{\text{TM}}$  Mid-Range Reference Manual (DS33023).

### 8.2.1 OPERATION OF SSP MODULE IN SPI MODE

A block diagram of the SSP Module in SPI Mode is shown in Figure 8-3.

The SPI mode allows 8-bits of data to be synchronously transmitted and received simultaneously. To accomplish communication, typically three pins are used:

Serial Data Out (SDO) RC5/SDO
 Serial Data In (SDI) RC4/SDI/SDA
 Serial Clock (SCK) RC3/SCK/SCL

Additionally a fourth pin may be used when in a slave mode of operation:

Slave Select (SS)
 RA5/SS/AN4

When initializing the SPI, several options need to be specified. This is done by programming the appropriate control bits in the SSPCON register (SSPCON<5:0>) and SSPSTAT<7:6>. These control bits allow the following to be specified:

- · Master Operation (SCK is the clock output)
- · Slave Mode (SCK is the clock input)
- · Clock Polarity (Idle state of SCK)
- Clock Edge (Output data on rising/falling edge of SCK)
- · Clock Rate (master operation only)
- Slave Select Mode (Slave mode only)

To enable the serial port, SSP Enable bit, SSPEN (SSPCON<5>) must be set. To reset or reconfigure SPI mode, clear bit SSPEN, re-initialize the SSPCON register and then set bit SSPEN. This configures the SDI, SDO, SCK and  $\overline{\rm SS}$  pins as serial port pins. For the pins to behave as the serial port function, they must have their data direction bits (in the TRISC register) appropriately programmed. That is:

- SDI must have TRISC<4> set
- SDO must have TRISC<5> cleared
- SCK (master operation) must have TRISC<3> cleared
- SCK (Slave mode) must have TRISC<3> set
- SS must have TRISA<5> set

Note: When the SPI is in Slave Mode with \$\overline{SS}\$ pin control enabled, (SSPCON<3:0> = 0100) the SPI module will reset if the \$\overline{SS}\$ pin is set to VDD

**Note:** If the SPI is used in Slave Mode with CKE = '1', then the  $\overline{SS}$  pin control must be

enabled.

## FIGURE 8-3: SSP BLOCK DIAGRAM (SPI MODE)



TABLE 8-1: REGISTERS ASSOCIATED WITH SPI OPERATION

| Address | Name    | Bit 7      | Bit 6       | Bit 5      | Bit 4     | Bit 3      | Bit 2    | Bit 1  | Bit 0  | Value on:<br>POR,<br>BOR | Value on all other resets |
|---------|---------|------------|-------------|------------|-----------|------------|----------|--------|--------|--------------------------|---------------------------|
| 0Bh,8Bh | INTCON  | GIE        | PEIE        | TOIE       | INTE      | RBIE       | TOIF     | INTF   | RBIF   | 0000 000x                | 0000 000u                 |
| 0Ch     | PIR1    | (1)        | ADIF        | (1)        | (1)       | SSPIF      | CCP1IF   | TMR2IF | TMR1IF | 0000 0000                | 0000 0000                 |
| 8Ch     | PIE1    | (1)        | ADIE        | (1)        | (1)       | SSPIE      | CCP1IE   | TMR2IE | TMR1IE | 0000 0000                | 0000 0000                 |
| 87h     | TRISC   | PORTC Date | a Direction | n Register |           | •          | •        |        |        | 1111 1111                | 1111 1111                 |
| 13h     | SSPBUF  | Synchronou | s Serial Po | ort Receiv | e Buffer/ | Transmit F | Register |        |        | xxxx xxxx                | uuuu uuuu                 |
| 14h     | SSPCON  | WCOL       | SSPOV       | SSPEN      | CKP       | SSPM3      | SSPM2    | SSPM1  | SSPM0  | 0000 0000                | 0000 0000                 |
| 85h     | TRISA   | _          | _           | PORTA [    | Data Dire | ction Regi | ster     |        |        | 11 1111                  | 11 1111                   |
| 94h     | SSPSTAT | SMP        | CKE         | D/Ā        | Р         | S          | R/W      | UA     | BF     | 0000 0000                | 0000 0000                 |

Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used by the SSP in SPI mode.

Note 1: Always maintain these bits clear.

#### 8.3 SSP I<sup>2</sup>C Operation

The SSP module in I<sup>2</sup>C mode fully implements all slave functions, except general call support, and provides interrupts on start and stop bits in hardware to facilitate firmware implementations of the master functions. The SSP module implements the standard mode specifications as well as 7-bit and 10-bit addressing.

Two pins are used for data transfer. These are the RC3/SCK/SCL pin, which is the clock (SCL), and the RC4/SDI/SDA pin, which is the data (SDA). The user must configure these pins as inputs or outputs through the TRISC<4:3> bits.

The SSP module functions are enabled by setting SSP Enable bit SSPEN (SSPCON<5>).

FIGURE 8-4: SSP BLOCK DIAGRAM (I<sup>2</sup>C MODE)



The SSP module has five registers for I<sup>2</sup>C operation. These are the:

- SSP Control Register (SSPCON)
- SSP Status Register (SSPSTAT)
- · Serial Receive/Transmit Buffer (SSPBUF)
- SSP Shift Register (SSPSR) Not directly accessible
- SSP Address Register (SSPADD)

The SSPCON register allows control of the I<sup>2</sup>C operation. Four mode selection bits (SSPCON<3:0>) allow one of the following I<sup>2</sup>C modes to be selected:

- I<sup>2</sup>C Slave mode (7-bit address)
- I<sup>2</sup>C Slave mode (10-bit address)
- 1<sup>2</sup>C Slave mode (7-bit address), with start and stop bit interrupts enabled
- I<sup>2</sup>C Slave mode (10-bit address), with start and stop bit interrupts enabled
- I<sup>2</sup>C Firmware controlled master operation, slave is idle

Selection of any I<sup>2</sup>C mode, with the SSPEN bit set, forces the SCL and SDA pins to be open drain, provided these pins are programmed to inputs by setting the appropriate TRISC bits.

Additional information on SSP I<sup>2</sup>C operation may be found in the PICMicro™ Mid-Range Reference Manual (DS33023).

#### 8.3.1 SLAVE MODE

In slave mode, the SCL and SDA pins must be configured as inputs (TRISC<4:3> set). The SSP module will override the input state with the output data when required (slave-transmitter).

When an address is matched or the data transfer after an address match is received, the hardware automatically will generate the acknowledge (ACK) pulse, and then load the SSPBUF register with the received value currently in the SSPSR register.

There are certain conditions that will cause the SSP module not to give this  $\overline{ACK}$  pulse. These are if either (or both):

- The buffer full bit BF (SSPSTAT<0>) was set before the transfer was received.
- The overflow bit SSPOV (SSPCON<6>) was set before the transfer was received.

In this case, the SSPSR register value is not loaded into the SSPBUF, but bit SSPIF (PIR1<3>) is set. Table 8-2 shows what happens when a data transfer byte is received, given the status of bits BF and SSPOV. The shaded cells show the condition where user software did not properly clear the overflow condition. Flag bit BF is cleared by reading the SSPBUF register while bit SSPOV is cleared through software.

The SCL clock input must have a minimum high and low for proper operation. The high and low times of the I<sup>2</sup>C specification as well as the requirement of the SSP module is shown in timing parameter #100 and parameter #101.

#### 8.3.1.1 ADDRESSING

Once the SSP module has been enabled, it waits for a START condition to occur. Following the START condition, the 8-bits are shifted into the SSPSR register. All incoming bits are sampled with the rising edge of the clock (SCL) line. The value of register SSPSR<7:1> is compared to the value of the SSPADD register. The address is compared on the falling edge of the eighth clock (SCL) pulse. If the addresses match, and the BF and SSPOV bits are clear, the following events occur:

- The SSPSR register value is loaded into the SSPBUF register.
- b) The buffer full bit. BF is set.
- c) An ACK pulse is generated.
- d) SSP interrupt flag bit, SSPIF (PIR1<3>) is set (interrupt is generated if enabled) - on the falling edge of the ninth SCL pulse.

In 10-bit address mode, two address bytes need to be received by the slave. The five Most Significant bits (MSbs) of the first address byte specify if this is a 10-bit address. Bit R/W (SSPSTAT<2>) must specify a write so the slave device will receive the second address byte. For a 10-bit address the first byte would equal

'1111 0 A9 A8 0', where A9 and A8 are the two MSbs of the address. The sequence of events for 10-bit address is as follows with steps 7-9 for slave-transmitter:

- Receive first (high) byte of Address (bits SSPIF, BF, and bit UA (SSPSTAT<1>) are set).
- Update the SSPADD register with second (low) byte of Address (clears bit UA and releases the SCL line).
- Read the SSPBUF register (clears bit BF) and clear flag bit SSPIF.
- Receive second (low) byte of Address (bits SSPIF, BF, and UA are set).
- Update the SSPADD register with the first (high) byte of Address. If match releases SCL line, this will clear bit UA.
- Read the SSPBUF register (clears bit BF) and clear flag bit SSPIF.
- 7. Receive repeated START condition.
- Receive first (high) byte of Address (bits SSPIF and BF are set).
- Read the SSPBUF register (clears bit BF) and clear flag bit SSPIF.

TABLE 8-2: DATA TRANSFER RECEIVED BYTE ACTIONS

|    | its as Data<br>is Received |                    |                    | Set bit SSPIF                     |
|----|----------------------------|--------------------|--------------------|-----------------------------------|
| BF | SSPOV                      | $SSPSR \to SSPBUF$ | Generate ACK Pulse | (SSP Interrupt occurs if enabled) |
| 0  | 0                          | Yes                | Yes                | Yes                               |
| 1  | 0                          | No                 | No                 | Yes                               |
| 1  | 1                          | No                 | No                 | Yes                               |
| 0  | 1                          | Yes                | No                 | Yes                               |

Note: Shaded cells show the conditions where the user software did not properly clear the overflow condition.

© 1998 Microchip Technology Inc.

#### 8.3.1.2 RECEPTION

When the  $R\overline{W}$  bit of the address byte is clear and an address match occurs, the  $R\overline{W}$  bit of the SSPSTAT register is cleared. The received address is loaded into the SSPBUF register.

When the address byte overflow condition exists, then no acknowledge (ACK) pulse is given. An overflow condition is defined as either bit BF (SSPSTAT<0>) is set or bit SSPOV (SSPCON<6>) is set.

An SSP interrupt is generated for each data transfer byte. Flag bit SSPIF (PIR1<3>) must be cleared in software. The SSPSTAT register is used to determine the status of the byte.

FIGURE 8-5: I<sup>2</sup>C WAVEFORMS FOR RECEPTION (7-BIT ADDRESS)



#### 8.3.1.3 TRANSMISSION

When the  $R/\overline{W}$  bit of the incoming address byte is set and an address match occurs, the  $R/\overline{W}$  bit of the SSPSTAT register is set. The received address is loaded into the SSPBUF register. The  $\overline{ACK}$  pulse will be sent on the ninth bit, and pin RC3/SCK/SCL is held low. The transmit data must be loaded into the SSP-BUF register, which also loads the SSPSR register. Then pin RC3/SCK/SCL should be enabled by setting bit CKP (SSPCON<4>). The master must monitor the SCL pin prior to asserting another clock pulse. The slave devices may be holding off the master by stretching the clock. The eight data bits are shifted out on the falling edge of the SCL input. This ensures that the SDA signal is valid during the SCL high time (Figure 8-6).

An SSP interrupt is generated for each data transfer byte. Flag bit SSPIF must be cleared in software, and the SSPSTAT register is used to determine the status of the byte. Flag bit SSPIF is set on the falling edge of the ninth clock pulse.

As a slave-transmitter, the  $\overline{ACK}$  pulse from the master-receiver is latched on the rising edge of the ninth SCL input pulse. If the SDA line was high (not  $\overline{ACK}$ ), then the data transfer is complete. When the  $\overline{ACK}$  is latched by the slave, the slave logic is reset (resets SSPSTAT register) and the slave then monitors for another occurrence of the START bit. If the SDA line was low  $(\overline{ACK})$ , the transmit data must be loaded into the SSPBUF register, which also loads the SSPSR register. Then pin RC3/SCK/SCL should be enabled by setting bit CKP.

FIGURE 8-6: I<sup>2</sup>C WAVEFORMS FOR TRANSMISSION (7-BIT ADDRESS)



#### 8.3.2 MASTER OPERATION

Master operation is supported in firmware using interrupt generation on the detection of the START and STOP conditions. The STOP (P) and START (S) bits are cleared from a reset or when the SSP module is disabled. The STOP (P) and START (S) bits will toggle based on the START and STOP conditions. Control of the I<sup>2</sup>C bus may be taken when the P bit is set, or the bus is idle and both the S and P bits are clear.

In master operation, the SCL and SDA lines are manipulated in firmware by clearing the corresponding TRISC<4:3> bit(s). The output level is always low, irrespective of the value(s) in PORTC<4:3>. So when transmitting data, a '1' data bit must have the TRISC<4> bit set (input) and a '0' data bit must have the TRISC<4> bit cleared (output). The same scenario is true for the SCL line with the TRISC<3> bit.

The following events will cause SSP Interrupt Flag bit, SSPIF, to be set (SSP Interrupt if enabled):

- · START condition
- STOP condition
- · Data transfer byte transmitted/received

Master operation can be done with either the slave mode idle (SSPM3:SSPM0 = 1011) or with the slave active. When both master operation and slave modes are used, the software needs to differentiate the source(s) of the interrupt.

For more information on master operation, see *AN554* - *Software Implementation of I<sup>2</sup>C Bus Master.* 

#### 8.3.3 MULTI-MASTER OPERATION

In multi-master operation, the interrupt generation on the detection of the START and STOP conditions allows the determination of when the bus is free. The STOP (P) and START (S) bits are cleared from a reset or when the SSP module is disabled. The STOP (P) and START (S) bits will toggle based on the START and STOP conditions. Control of the I<sup>2</sup>C bus may be taken when bit P (SSPSTAT<4>) is set, or the bus is idle and both the S and P bits clear. When the bus is busy, enabling the SSP Interrupt will generate the interrupt when the STOP condition occurs.

In multi-master operation, the SDA line must be monitored to see if the signal level is the expected output level. This check only needs to be done when a high level is output. If a high level is expected and a low level is present, the device needs to release the SDA and SCL lines (set TRISC<4:3>). There are two stages where this arbitration can be lost, these are:

- Address Transfer
- Data Transfer

When the slave logic is enabled, the slave continues to receive. If arbitration was lost during the address transfer stage, communication to the device may be in progress. If addressed, an  $\overline{\text{ACK}}$  pulse will be generated. If arbitration was lost during the data transfer stage, the device will need to re-transfer the data at a later time.

For more information on master operation, see AN578 - Use of the SSP Module in the of I<sup>2</sup>C Multi-Master Environment.

TABLE 8-3: REGISTERS ASSOCIATED WITH I<sup>2</sup>C OPERATION

| Address  | Name    | Bit 7      | Bit 6       | Bit 5                    | Bit 4     | Bit 3     | Bit 2    | Bit 1  | Bit 0  | Value on<br>POR,<br>BOR | Value on all other resets |
|----------|---------|------------|-------------|--------------------------|-----------|-----------|----------|--------|--------|-------------------------|---------------------------|
| 0Bh, 8Bh | INTCON  | GIE        | PEIE        | TOIE                     | INTE      | RBIE      | TOIF     | INTF   | RBIF   | 0000 000x               | 0000 000u                 |
| 0Ch      | PIR1    | (1)        | ADIF        | (1)                      | (1)       | SSPIF     | CCP1IF   | TMR2IF | TMR1IF | 0000 0000               | 0000 0000                 |
| 8Ch      | PIE1    | (1)        | ADIE        | (1)                      | (1)       | SSPIE     | CCP1IE   | TMR2IE | TMR1IE | 0000 0000               | 0000 0000                 |
| 13h      | SSPBUF  | Synchronou | s Serial F  | ort Recei                | ve Buffer | /Transmit | Register |        |        | xxxx xxxx               | uuuu uuuu                 |
| 93h      | SSPADD  | Synchronou | s Serial F  | Port (I <sup>2</sup> C n | node) Add | dress Reg | gister   |        |        | 0000 0000               | 0000 0000                 |
| 14h      | SSPCON  | WCOL       | SSPOV       | SSPEN                    | CKP       | SSPM3     | SSPM2    | SSPM1  | SSPM0  | 0000 0000               | 0000 0000                 |
| 94h      | SSPSTAT | SMP        | CKE         | D/Ā                      | Р         | S         | R/W      | UA     | BF     | 0000 0000               | 0000 0000                 |
| 87h      | TRISC   | PORTC Dat  | a Direction | n register               |           |           | •        |        |        | 1111 1111               | 1111 1111                 |

Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'.

Shaded cells are not used by SSP module in SPI mode.

Note 1: These bits are unimplemented, read as '0'.

#### 9.0 UNIVERSAL SYNCHRONOUS ASYNCHRONOUS RECEIVER TRANSMITTER (USART)

The Universal Synchronous Asynchronous Receiver Transmitter (USART) module is one of the two serial I/O modules. (USART is also known as a Serial Communications Interface or SCI). The USART can be configured as a full duplex asynchronous system that can communicate with peripheral devices such as CRT terminals and personal computers, or it can be configured as a half duplex synchronous system that can communicate with peripheral devices such as A/D or D/A integrated circuits, Serial EEPROMs etc.

The USART can be configured in the following modes:

- Asynchronous (full duplex)
- · Synchronous Master (half duplex)
- Synchronous Slave (half duplex)

Bit SPEN (RCSTA<7>), and bits TRISC<7:6>, have to be set in order to configure pins RC6/TX/CK and RC7/RX/DT as the Universal Synchronous Asynchronous Receiver Transmitter.

FIGURE 9-1: TXSTA: TRANSMIT STATUS AND CONTROL REGISTER (ADDRESS 98h)

| R/W-0  | R/W-0                                                | R/W-0                     | R/W-0       | U-0         | R/W-0    | R-1  | R/W-0 |                                                                              |
|--------|------------------------------------------------------|---------------------------|-------------|-------------|----------|------|-------|------------------------------------------------------------------------------|
| CSRC   | TX9                                                  | TXEN                      | SYNC        | _           | BRGH     | TRMT | TX9D  | R = Readable bit                                                             |
| bit7   |                                                      |                           |             |             |          |      | bit0  | W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR reset |
| bit 7: | CSRC: Clo                                            | ck Source                 | Select bit  |             |          |      |       |                                                                              |
|        | Asynchrono Don't care                                | ous mode                  |             |             |          |      |       |                                                                              |
|        | Synchronou<br>1 = Master<br>0 = Slave m              | mode (Clo                 |             |             |          | G)   |       |                                                                              |
|        | <b>TX9</b> : 9-bit T<br>1 = Selects<br>0 = Selects   | 9-bit trans               | mission     |             |          |      |       |                                                                              |
|        | TXEN: Tran<br>1 = Transm<br>0 = Transm<br>Note: SREN | it enabled<br>it disabled |             | EN in SYN   | NC mode. |      |       |                                                                              |
|        | SYNC: USA<br>1 = Synchro<br>0 = Asynch               | onous mod                 | le          |             |          |      |       |                                                                              |
| bit 3: | Unimplem                                             | ented: Rea                | ad as '0'   |             |          |      |       |                                                                              |
| bit 2: | BRGH: Hig                                            | h Baud Ra                 | te Select b | it          |          |      |       |                                                                              |
|        | Asynchrono<br>1 = High sp                            |                           |             |             |          |      |       |                                                                              |
|        | 0 = Low sp                                           | eed                       |             |             |          |      |       |                                                                              |
|        | Synchronou<br>Unused in t                            |                           |             |             |          |      |       |                                                                              |
|        | <b>TRMT</b> : Tran<br>1 = TSR en<br>0 = TSR ful      | npty                      | Register S  | tatus bit   |          |      |       |                                                                              |
| bit 0: | <b>TX9D</b> : 9th b                                  | oit of trans              | mit data. C | an be parit | ty bit.  |      |       |                                                                              |

#### FIGURE 9-2: RCSTA: RECEIVE STATUS AND CONTROL REGISTER (ADDRESS 18h)

R/W-0 R/W-0 R/W-0 R/W-0 U-0 R-0 R-0 R-x SPEN RX9 **SREN CREN FERR OERR** RX9D bit7 bit0

R = Readable bit
W = Writable bit
U = Unimplemented bit,
read as '0'

- n =Value at POR reset

bit 7: SPEN: Serial Port Enable bit

1 = Serial port enabled (Configures RC7/RX/DT and RC6/TX/CK pins as serial port pins)

0 = Serial port disabled

bit 6: RX9: 9-bit Receive Enable bit

1 = Selects 9-bit reception

0 = Selects 8-bit reception

bit 5: SREN: Single Receive Enable bit

Asynchronous mode

Don't care

Synchronous mode - master

1 = Enables single receive

0 = Disables single receive

This bit is cleared after reception is complete.

Synchronous mode - slave

Unused in this mode

bit 4: CREN: Continuous Receive Enable bit

Asynchronous mode

1 = Enables continuous receive

0 = Disables continuous receive

Synchronous mode

1 = Enables continuous receive until enable bit CREN is cleared (CREN overrides SREN)

0 = Disables continuous receive

bit 3: Unimplemented: Read as '0'

bit 2: FERR: Framing Error bit

1 = Framing error (Can be updated by reading RCREG register and receive next valid byte)

0 = No framing error

bit 1: OERR: Overrun Error bit

1 = Overrun error (Can be cleared by clearing bit CREN)

0 = No overrun error

bit 0: **RX9D**: 9th bit of received data (Can be parity bit)

#### 9.1 USART Baud Rate Generator (BRG)

The BRG supports both the Asynchronous and Synchronous modes of the USART. It is a dedicated 8-bit baud rate generator. The SPBRG register controls the period of a free running 8-bit timer. In asynchronous mode bit BRGH (TXSTA<2>) also controls the baud rate. In synchronous mode bit BRGH is ignored. Table 9-1 shows the formula for computation of the baud rate for different USART modes which only apply in master mode (internal clock).

Given the desired baud rate and Fosc, the nearest integer value for the SPBRG register can be calculated using the formula in Table 9-1. From this, the error in baud rate can be determined.

Example 9-1 shows the calculation of the baud rate error for the following conditions:

Fosc = 16 MHz Desired Baud Rate = 9600 BRGH = 0 SYNC = 0

## EXAMPLE 9-1: CALCULATING BAUD RATE ERROR

Desired Baud rate =Fosc / (64 (X + 1)) = 16000000 /(64 (X + 1)) = 125.042 = 25 Calculated Baud Rate = 16000000 / (64 (25 + 1))

= 9615

Error = (Calculated Baud Rate-Desired Baud Rate)

Desired Baud Rate

= (9615 - 9600) / 9600

= 0.16%

It may be advantageous to use the high baud rate (BRGH = 1) even for slower baud clocks. This is because the Fosc/(16(X + 1)) equation can reduce the baud rate error in some cases.

Writing a new value to the SPBRG register causes the BRG timer to be reset (or cleared). This ensures the BRG does not wait for a timer overflow before outputting the new baud rate.

#### 9.1.1 SAMPLING

The data on the RC7/RX/DT pin is sampled three times by a majority detect circuit to determine if a high or a low level is present at the RX pin.

TABLE 9-1: BAUD RATE FORMULA

| SYNC | BRGH = 0 (Low Speed)                      | BRGH = 1 (High Speed)     |
|------|-------------------------------------------|---------------------------|
| 0    | (Asynchronous) Baud Rate = Fosc/(64(X+1)) | Baud Rate= Fosc/(16(X+1)) |
| 1    | (Synchronous) Baud Rate = Fosc/(4(X+1))   | NA                        |

X = value in SPBRG (0 to 255)

#### TABLE 9-2: REGISTERS ASSOCIATED WITH BAUD RATE GENERATOR

| Address | Name  | Bit 7  | Bit 6    | Bit 5     | Bit 4   | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | Value on all other resets |
|---------|-------|--------|----------|-----------|---------|-------|-------|-------|-------|-------------------------|---------------------------|
| 98h     | TXSTA | CSRC   | TX9      | TXEN      | SYNC    | _     | BRGH  | TRMT  | TX9D  | 0000 -010               | 0000 -010                 |
| 18h     | RCSTA | SPEN   | RX9      | SREN      | CREN    | _     | FERR  | OERR  | RX9D  | 0000 -00x               | 0000 -00x                 |
| 99h     | SPBRG | Baud R | ate Gene | erator Re | egister |       |       |       |       | 0000 0000               | 0000 0000                 |

Legend: x = unknown, - = unimplemented read as '0'. Shaded cells are not used by the BRG.

TABLE 9-3: BAUD RATES FOR SYNCHRONOUS MODE

| BAUD<br>RATE | Fosc = |       | SPBRG<br>value | 16 N   |       | SPBRG<br>value | 10 N  |       | SPBRG<br>value | 7.1590 |       | SPBRG<br>value |
|--------------|--------|-------|----------------|--------|-------|----------------|-------|-------|----------------|--------|-------|----------------|
| (K)          | KBAUD  | %     | (decimal)      | KBAUD  | %     | (decimal)      | KBAUD | %     | (decimal)      | KBAUD  | %     | (decimal)      |
| 0.3          | NA     | -     | -              | NA     | -     | -              | NA    | -     | -              | NA     | -     | -              |
| 1.2          | NA     | -     | -              | NA     | -     | -              | NA    | -     | -              | NA     | -     | -              |
| 2.4          | NA     | -     | -              | NA     | -     | -              | NA    | -     | -              | NA     | -     | -              |
| 9.6          | NA     | -     | -              | NA     | -     | -              | 9.766 | +1.73 | 255            | 9.622  | +0.23 | 185            |
| 19.2         | 19.53  | +1.73 | 255            | 19.23  | +0.16 | 207            | 19.23 | +0.16 | 129            | 19.24  | +0.23 | 92             |
| 76.8         | 76.92  | +0.16 | 64             | 76.92  | +0.16 | 51             | 75.76 | -1.36 | 32             | 77.82  | +1.32 | 22             |
| 96           | 96.15  | +0.16 | 51             | 95.24  | -0.79 | 41             | 96.15 | +0.16 | 25             | 94.20  | -1.88 | 18             |
| 300          | 294.1  | -1.96 | 16             | 307.69 | +2.56 | 12             | 312.5 | +4.17 | 7              | 298.3  | -0.57 | 5              |
| 500          | 500    | 0     | 9              | 500    | 0     | 7              | 500   | 0     | 4              | NA     | -     | -              |
| HIGH         | 5000   | -     | 0              | 4000   | -     | 0              | 2500  | -     | 0              | 1789.8 | -     | 0              |
| LOW          | 19.53  | -     | 255            | 15.625 | -     | 255            | 9.766 | -     | 255            | 6.991  | -     | 255            |

| BAUD        | Fosc  | C = 5.068 | 8 MHz | 4 N    | lHz   | SPBRG              | 3.57954 | 15 MHz | SPBRG              | 1 M    | lHz   | SPBRG              | 32.76 | 8 kHz | SPBRG              |
|-------------|-------|-----------|-------|--------|-------|--------------------|---------|--------|--------------------|--------|-------|--------------------|-------|-------|--------------------|
| RATE<br>(K) | KBAUD | %         | SPBRG | KBAUD  | %     | value<br>(decimal) | KBAUD   | %      | value<br>(decimal) | KBAUD  | %     | value<br>(decimal) | KBAUD | %     | value<br>(decimal) |
| 0.3         | NA    | -         | -     | NA     | -     | -                  | NA      | -      | -                  | NA     | -     | -                  | 0.303 | +1.14 | 26                 |
| 1.2         | NA    | -         | -     | NA     | -     | -                  | NA      | -      | -                  | 1.202  | +0.16 | 207                | 1.170 | -2.48 | 6                  |
| 2.4         | NA    | -         | -     | NA     | -     | -                  | NA      | -      | -                  | 2.404  | +0.16 | 103                | NA    | -     | -                  |
| 9.6         | 9.6   | 0         | 131   | 9.615  | +0.16 | 103                | 9.622   | +0.23  | 92                 | 9.615  | +0.16 | 25                 | NA    | -     | -                  |
| 19.2        | 19.2  | 0         | 65    | 19.231 | +0.16 | 51                 | 19.04   | -0.83  | 46                 | 19.24  | +0.16 | 12                 | NA    | -     | -                  |
| 76.8        | 79.2  | +3.13     | 15    | 76.923 | +0.16 | 12                 | 74.57   | -2.90  | 11                 | 83.34  | +8.51 | 2                  | NA    | -     | -                  |
| 96          | 97.48 | +1.54     | 12    | 1000   | +4.17 | 9                  | 99.43   | +3.57  | 8                  | NA     | -     | -                  | NA    | -     | -                  |
| 300         | 316.8 | +5.60     | 3     | NA     | -     | -                  | 298.3   | -0.57  | 2                  | NA     | -     | -                  | NA    | -     | -                  |
| 500         | NA    | -         | -     | NA     | -     | -                  | NA      | -      | -                  | NA     | -     | -                  | NA    | -     | -                  |
| HIGH        | 1267  | -         | 0     | 100    | -     | 0                  | 894.9   | -      | 0                  | 250    | -     | 0                  | 8.192 | -     | 0                  |
| LOW         | 4.950 | -         | 255   | 3.906  | -     | 255                | 3.496   | -      | 255                | 0.9766 | -     | 255                | 0.032 | -     | 255                |

TABLE 9-4: BAUD RATES FOR ASYNCHRONOUS MODE (BRGH = 0)

| BAUD<br>RATE | Fosc = | 20 MHz | SPBRG<br>value | 16 [  | 16 MHz |                    | 10 N   | ЛНz   | SPBRG<br>value | 7.1590 | 9 MHz | SPBRG<br>value |
|--------------|--------|--------|----------------|-------|--------|--------------------|--------|-------|----------------|--------|-------|----------------|
| (K)          |        | %      | (decimal)      |       | %      | value<br>(decimal) |        | %     | (decimal)      |        | %     | (decimal)      |
| 0.3          | NA     | -      | -              | NA    | -      | -                  | NA     | -     | -              | NA     | -     | -              |
| 1.2          | 1.221  | +1.73  | 255            | 1.202 | +0.16  | 207                | 1.202  | +0.16 | 129            | 1.203  | +0.23 | 92             |
| 2.4          | 2.404  | +0.16  | 129            | 2.404 | +0.16  | 103                | 2.404  | +0.16 | 64             | 2.380  | -0.83 | 46             |
| 9.6          | 9.469  | -1.36  | 32             | 9.615 | +0.16  | 25                 | 9.766  | +1.73 | 15             | 9.322  | -2.90 | 11             |
| 19.2         | 19.53  | +1.73  | 15             | 19.23 | +0.16  | 12                 | 19.53  | +1.73 | 7              | 18.64  | -2.90 | 5              |
| 76.8         | 78.13  | +1.73  | 3              | 83.33 | +8.51  | 2                  | 78.13  | +1.73 | 1              | NA     | -     | -              |
| 96           | 104.2  | +8.51  | 2              | NA    | -      | -                  | NA     | -     | -              | NA     | -     | -              |
| 300          | 312.5  | +4.17  | 0              | NA    | -      | -                  | NA     | -     | -              | NA     | -     | -              |
| 500          | NA     | -      | -              | NA    | -      | -                  | NA     | -     | -              | NA     | -     | -              |
| HIGH         | 312.5  | -      | 0              | 250   | -      | 0                  | 156.3  | -     | 0              | 111.9  | -     | 0              |
| LOW          | 1.221  | -      | 255            | 0.977 | -      | 255                | 0.6104 | -     | 255            | 0.437  | -     | 255            |

| BAUD<br>RATE | Fosc   | c = 5.068 | 8 MHz<br>SPBRG | 4 M    | IHz<br>% | SPBRG<br>value | 3.5795 | 45 MHz<br>% | SPBRG<br>value |        | 1Hz<br>% | SPBRG<br>value | 32.76  | 8 kHz<br>% | SPBRG<br>value |
|--------------|--------|-----------|----------------|--------|----------|----------------|--------|-------------|----------------|--------|----------|----------------|--------|------------|----------------|
| (K)          |        | ,,,       | 0. 5.10        |        |          | (decimal)      |        | ,,,         | (decimal)      |        | ,,,      | (decimal)      |        | ,,,        | (decimal)      |
| 0.3          | 0.31   | +3.13     | 255            | 0.3005 | -0.17    | 207            | 0.301  | +0.23       | 185            | 0.300  | +0.16    | 51             | 0.256  | -14.67     | 1              |
| 1.2          | 1.2    | 0         | 65             | 1.202  | +1.67    | 51             | 1.190  | -0.83       | 46             | 1.202  | +0.16    | 12             | NA     | -          | -              |
| 2.4          | 2.4    | 0         | 32             | 2.404  | +1.67    | 25             | 2.432  | +1.32       | 22             | 2.232  | -6.99    | 6              | NA     | -          | -              |
| 9.6          | 9.9    | +3.13     | 7              | NA     | -        | -              | 9.322  | -2.90       | 5              | NA     | -        | -              | NA     | -          | -              |
| 19.2         | 19.8   | +3.13     | 3              | NA     | -        | -              | 18.64  | -2.90       | 2              | NA     | -        | -              | NA     | -          | -              |
| 76.8         | 79.2   | +3.13     | 0              | NA     | -        | -              | NA     | -           | -              | NA     | -        | -              | NA     | -          | -              |
| 96           | NA     | -         | -              | NA     | -        | -              | NA     | -           | -              | NA     | -        | -              | NA     | -          | -              |
| 300          | NA     | -         | -              | NA     | -        | -              | NA     | -           | -              | NA     | -        | -              | NA     | -          | -              |
| 500          | NA     | -         | -              | NA     | -        | -              | NA     | -           | -              | NA     | -        | -              | NA     | -          | -              |
| HIGH         | 79.2   | -         | 0              | 62.500 | -        | 0              | 55.93  | -           | 0              | 15.63  | -        | 0              | 0.512  | -          | 0              |
| LOW          | 0.3094 | -         | 255            | 3.906  | -        | 255            | 0.2185 | -           | 255            | 0.0610 | -        | 255            | 0.0020 | -          | 255            |

#### TABLE 9-5: BAUD RATES FOR ASYNCHRONOUS MODE (BRGH = 1)

| BAUD<br>RATE<br>(K) | Fosc =  | 20 MHz<br>% | SPBRG<br>value<br>(decimal) | 16 M    | 1Hz<br>% | SPBRG<br>value<br>(deci- | 10 N   | ⁄IHz<br>% | SPBRG<br>value<br>(decimal) | 7.16    | MHz<br>% | SPBRG<br>value<br>(deci- |
|---------------------|---------|-------------|-----------------------------|---------|----------|--------------------------|--------|-----------|-----------------------------|---------|----------|--------------------------|
| 9.6                 | 9.615   | +0.16       | 129                         | 9.615   | +0.16    | 103                      | 9.615  | +0.16     | 64                          | 9.520   | -0.83    | 46                       |
| 19.2                | 19.230  | +0.16       | 64                          | 19.230  | +0.16    | 51                       | 18.939 | -1.36     | 32                          | 19.454  | +1.32    | 22                       |
| 38.4                | 37.878  | -1.36       | 32                          | 38.461  | +0.16    | 25                       | 39.062 | +1.7      | 15                          | 37.286  | -2.90    | 11                       |
| 57.6                | 56.818  | -1.36       | 21                          | 58.823  | +2.12    | 16                       | 56.818 | -1.36     | 10                          | 55.930  | -2.90    | 7                        |
| 115.2               | 113.636 | -1.36       | 10                          | 111.111 | -3.55    | 8                        | 125    | +8.51     | 4                           | 111.860 | -2.90    | 3                        |
| 250                 | 250     | 0           | 4                           | 250     | 0        | 3                        | NA     | -         | -                           | NA      | -        | -                        |
| 625                 | 625     | 0           | 1                           | NA      | -        | -                        | 625    | 0         | 0                           | NA      | -        | -                        |
| 1250                | 1250    | 0           | 0                           | NA      | -        | -                        | NA     | -         | -                           | NA      | -        | -                        |

| BAUD<br>RATE<br>(K) | Fosc = | = 5.068<br>% | SPBRG<br>value<br>(decimal) | 4 N    | MHz<br>% | SPBRG<br>value<br>(decimal) | 3.579   | MHz<br>% | SPBRG<br>value<br>(decimal) | 1 N    | IHz<br>% | SPBRG<br>value<br>(decimal) | 32.76 | 8 kHz<br>% | SPBRG<br>value<br>(decimal) |
|---------------------|--------|--------------|-----------------------------|--------|----------|-----------------------------|---------|----------|-----------------------------|--------|----------|-----------------------------|-------|------------|-----------------------------|
| 9.6                 | 9.6    | 0            | 32                          | NA     | -        | -                           | 9.727   | +1.32    | 22                          | 8.928  | -6.99    | 6                           | NA    | -          | -                           |
| 19.2                | 18.645 | -2.94        | 16                          | 1.202  | +0.17    | 207                         | 18.643  | -2.90    | 11                          | 20.833 | +8.51    | 2                           | NA    | -          | -                           |
| 38.4                | 39.6   | +3.12        | 7                           | 2.403  | +0.13    | 103                         | 37.286  | -2.90    | 5                           | 31.25  | -18.61   | 1                           | NA    | -          | -                           |
| 57.6                | 52.8   | -8.33        | 5                           | 9.615  | +0.16    | 25                          | 55.930  | -2.90    | 3                           | 62.5   | +8.51    | 0                           | NA    | -          | -                           |
| 115.2               | 105.6  | -8.33        | 2                           | 19.231 | +0.16    | 12                          | 111.860 | -2.90    | 1                           | NA     | -        | -                           | NA    | -          | -                           |
| 250                 | NA     | -            | -                           | NA     | -        | -                           | 223.721 | -10.51   | 0                           | NA     | -        | -                           | NA    | -          | -                           |
| 625                 | NA     | -            | -                           | NA     | -        | -                           | NA      | -        | -                           | NA     | -        | -                           | NA    | -          | -                           |
| 1250                | NA     | -            | -                           | NA     | -        | -                           | NA      | -        | -                           | NA     | -        | -                           | NA    | -          | -                           |

#### 9.2 USART Asynchronous Mode

In this mode, the USART uses standard non-return-to-zero (NRZ) format (one start bit, eight or nine data bits and one stop bit). The most common data format is 8-bits. An on-chip dedicated 8-bit baud rate generator can be used to derive standard baud rate frequencies from the oscillator. The USART transmits and receives the LSb first. The USART's transmitter and receiver are functionally independent, but use the same data format and baud rate. The baud rate generator produces a clock, either x16 or x64 of the bit shift rate, depending on bit BRGH (TXSTA<2>). Parity is not supported by the hardware, but can be implemented in software (and stopped during SLEEP.

Asynchronous mode is selected by clearing bit SYNC (TXSTA<4>).

The USART Asynchronous module consists of the following important elements:

- · Baud Rate Generator
- · Sampling Circuit
- · Asynchronous Transmitter
- · Asynchronous Receiver

#### 9.2.1 USART ASYNCHRONOUS TRANSMITTER

The USART transmitter block diagram is shown in Figure 9-3. The heart of the transmitter is the transmit (serial) shift register (TSR). The shift register obtains its data from the read/write transmit buffer, TXREG. The TXREG register is loaded with data in software. The TSR register is not loaded until the STOP bit has been transmitted from the previous load. As soon as the STOP bit is transmitted, the TSR is loaded with new data from the TXREG register (if available). Once the TXREG register transfers the data to the TSR register

(occurs in one TcY), the TXREG register is empty and flag bit TXIF (PIR1<4>) is set. This interrupt can be enabled/disabled by setting/clearing enable bit TXIE (PIE1<4>). Flag bit TXIF will be set regardless of the state of enable bit TXIE and cannot be cleared in software. It will reset only when new data is loaded into the TXREG register. While flag bit TXIF indicated the status of the TXREG register, another bit TRMT (TXSTA<1>) shows the status of the TSR register. Status bit TRMT is a read only bit which is set when the TSR register is empty. No interrupt logic is tied to this bit, so the user has to poll this bit in order to determine if the TSR register is empty.

- **Note 1:** The TSR register is not mapped in data memory so it is not available to the user.
- Note 2: Flag bit TXIF is set when enable bit TXEN is set.

Steps to follow when setting up an asynchronous transmission:

- Initialize the SPBRG register for the appropriate baud rate. If a high speed baud rate is desired, set bit BRGH. (Section 9.1)
- Enable the asynchronous serial port by clearing bit SYNC and setting bit SPEN.
- If interrupts are desired, then set enable bit TXIE.
- If 9-bit transmission is desired, then set transmit bit TX9.
- Enable the transmission by setting bit TXEN, which will also set bit TXIF.
- If 9-bit transmission is selected, the ninth bit should be loaded in bit TX9D.
- Load data to the TXREG register (starts transmission).





#### FIGURE 9-4: ASYNCHRONOUS TRANSMISSION



#### FIGURE 9-5: ASYNCHRONOUS TRANSMISSION (BACK TO BACK)



TABLE 9-6: REGISTERS ASSOCIATED WITH ASYNCHRONOUS TRANSMISSION

| Address | Name  | Bit 7                | Bit 6                        | Bit 5 | Bit 4 | Bit 3 | Bit 2  | Bit 1  | Bit 0  | Value on<br>POR,<br>BOR | Value on<br>all other<br>Resets |
|---------|-------|----------------------|------------------------------|-------|-------|-------|--------|--------|--------|-------------------------|---------------------------------|
| 0Ch     | PIR1  | PSPIF <sup>(1)</sup> | ADIF <sup>(2)</sup>          | RCIF  | TXIF  | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0000               | 0000 0000                       |
| 18h     | RCSTA | SPEN                 | RX9                          | SREN  | CREN  | _     | FERR   | OERR   | RX9D   | 0000 -00x               | 0000 -00x                       |
| 19h     | TXREG | USART Tran           | nsmit Reg                    | ister |       |       |        |        |        | 0000 0000               | 0000 0000                       |
| 8Ch     | PIE1  | PSPIE <sup>(1)</sup> | ADIE <sup>(2)</sup>          | RCIE  | TXIE  | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000               | 0000 0000                       |
| 98h     | TXSTA | CSRC                 | TX9                          | TXEN  | SYNC  | _     | BRGH   | TRMT   | TX9D   | 0000 -010               | 0000 -010                       |
| 99h     | SPBRG | Baud Rate            | Baud Rate Generator Register |       |       |       |        |        |        |                         | 0000 0000                       |

Legend: x = unknown, - = unimplemented locations read as '0'. Shaded cells are not used for Asynchronous Transmission.

Note 1: PORTD and PORTE not implemented on the PIC16C63A/73B, maintain as '0'.

<sup>2:</sup> A/D not implemented on the PIC16C63A/65B, maintain as '0'.

#### 9.2.2 USART ASYNCHRONOUS RECEIVER

The receiver block diagram is shown in Figure 9-6. The data is received on the RC7/RX/DT pin and drives the data recovery block. The data recovery block is actually a high speed shifter operating at x16 times the baud rate, whereas the main receive serial shifter operates at the bit rate or at Fosc.

Steps to follow when setting up an Asynchronous Reception:

- Initialize the SPBRG register for the appropriate baud rate. If a high speed baud rate is desired, set bit BRGH. (Section 9.1).
- Enable the asynchronous serial port by clearing bit SYNC, and setting bit SPEN.

- If interrupts are desired, then set enable bit RCIE.
- If 9-bit reception is desired, then set bit RX9.
- 5. Enable the reception by setting bit CREN.
- Flag bit RCIF will be set when reception is complete and an interrupt will be generated if enable bit RCIE was set.
- Read the RCSTA register to get the ninth bit (if enabled) and determine if any error occurred during reception.
- Read the 8-bit received data by reading the RCREG register.
- If any error occurred, clear the error by clearing enable bit CREN.

#### FIGURE 9-6: USART RECEIVE BLOCK DIAGRAM



#### FIGURE 9-7: ASYNCHRONOUS RECEPTION



#### TABLE 9-7: REGISTERS ASSOCIATED WITH ASYNCHRONOUS RECEPTION

| Address | Name  | Bit 7                | Bit 6               | Bit 5     | Bit 4     | Bit 3 | Bit 2  | Bit 1  | Bit 0  | Value on<br>POR,<br>BOR | Value on<br>all other<br>Resets |
|---------|-------|----------------------|---------------------|-----------|-----------|-------|--------|--------|--------|-------------------------|---------------------------------|
| 0Ch     | PIR1  | PSPIF <sup>(1)</sup> | ADIF <sup>(2)</sup> | RCIF      | TXIF      | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0000               | 0000 0000                       |
| 18h     | RCSTA | SPEN                 | RX9                 | SREN      | CREN      | _     | FERR   | OERR   | RX9D   | 0000 -00x               | 0000 -00x                       |
| 1Ah     | RCREG | USART Red            | eive Regi           | ster      |           |       |        |        |        | 0000 0000               | 0000 0000                       |
| 8Ch     | PIE1  | PSPIE <sup>(1)</sup> | ADIE <sup>(2)</sup> | RCIE      | TXIE      | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000               | 0000 0000                       |
| 98h     | TXSTA | CSRC                 | TX9                 | TXEN      | SYNC      | _     | BRGH   | TRMT   | TX9D   | 0000 -010               | 0000 -010                       |
| 99h     | SPBRG | Baud Rate            | Generator           | 0000 0000 | 0000 0000 |       |        |        |        |                         |                                 |

Legend: x = unknown, - = unimplemented locations read as '0'. Shaded cells are not used for Asynchronous Reception.

Note 1: Bits PSPIE and PSPIF are reserved on the PIC16C63A/73B, always maintain these bits clear.

<sup>2:</sup> Bits ADIE and ADIF are reserved on the PIC16C63A/65B, always maintain these bits clear.

#### 9.3 USART Synchronous Master Mode

In Synchronous Master mode, the data is transmitted in a half-duplex manner, i.e. transmission and reception do not occur at the same time. When transmitting data, the reception is inhibited and vice versa. Synchronous mode is entered by setting bit SYNC (TXSTA<4>). In addition, enable bit SPEN (RCSTA<7>) is set in order to configure the RC6/TX/CK and RC7/RX/DT I/O pins to CK (clock) and DT (data) lines respectively. The Master mode indicates that the processor transmits the master clock on the CK line. The Master mode is entered by setting bit CSRC (TXSTA<7>).

## 9.3.1 USART SYNCHRONOUS MASTER TRANSMISSION

The USART transmitter block diagram is shown in Figure 9-3. The heart of the transmitter is the transmit (serial) shift register (TSR). The shift register obtains its data from the read/write transmit buffer register TXREG. The TXREG register is loaded with data in software. The TSR register is not loaded until the last bit has been transmitted from the previous load. As soon as the last bit is transmitted, the TSR is loaded with new data from the TXREG (if available). Once the TXREG register transfers the data to the TSR register (occurs in one Tcycle), the TXREG is empty and interrupt bit TXIF (PIR1<4>) is set. The interrupt can be

enabled/disabled by setting/clearing enable bit TXIE (PIE1<4>). Flag bit TXIF will be set regardless of the state of enable bit TXIE and cannot be cleared in software. It will reset only when new data is loaded into the TXREG register. While flag bit TXIF indicates the status of the TXREG register, another bit TRMT (TXSTA<1>) shows the status of the TSR register. TRMT is a read only bit which is set when the TSR is empty. No interrupt logic is tied to this bit, so the user has to poll this bit in order to determine if the TSR register is empty. The TSR is not mapped in data memory so it is not available to the user.

Steps to follow when setting up a Synchronous Master Transmission:

- 1. Initialize the SPBRG register for the appropriate baud rate (Section 9.1).
- Enable the synchronous master serial port by setting bits SYNC, SPEN, and CSRC.
- If interrupts are desired, then set enable bit TXIE.
- 4. If 9-bit transmission is desired, then set bit TX9.
- 5. Enable the transmission by setting bit TXEN.
- If 9-bit transmission is selected, the ninth bit should be loaded in bit TX9D.
- Start transmission by loading data to the TXREG register.

TABLE 9-8: REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER TRANSMISSION

| Address | Name  | Bit 7                        | Bit 6               | Bit 5  | Bit 4 | Bit 3 | Bit 2  | Bit 1  | Bit 0  | Value on<br>POR,<br>BOR | Value on all other Resets |
|---------|-------|------------------------------|---------------------|--------|-------|-------|--------|--------|--------|-------------------------|---------------------------|
| 0Ch     | PIR1  | PSPIF <sup>(1)</sup>         | ADIF <sup>(2)</sup> | RCIF   | TXIF  | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0000               | 0000 0000                 |
| 18h     | RCSTA | SPEN                         | RX9                 | SREN   | CREN  | _     | FERR   | OERR   | RX9D   | 0000 -00x               | 0000 -00x                 |
| 19h     | TXREG | USART Tra                    | ansmit Reg          | jister |       |       |        |        |        | 0000 0000               | 0000 0000                 |
| 8Ch     | PIE1  | PSPIE <sup>(1)</sup>         | ADIE <sup>(2)</sup> | RCIE   | TXIE  | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000               | 0000 0000                 |
| 98h     | TXSTA | CSRC                         | TX9                 | TXEN   | SYNC  | _     | BRGH   | TRMT   | TX9D   | 0000 -010               | 0000 -010                 |
| 99h     | SPBRG | Baud Rate Generator Register |                     |        |       |       |        |        |        |                         | 0000 0000                 |

Legend: x = unknown, - = unimplemented, read as '0'. Shaded cells are not used for Synchronous Master Transmission.

Note 1: Bits PSPIE and PSPIF are reserved on the PIC16C63A/73B, always maintain these bits clear.

2: Bits ADIE and ADIF are reserved on the PIC16C63A/65B, always maintain these bits clear.

#### FIGURE 9-8: SYNCHRONOUS TRANSMISSION



#### FIGURE 9-9: SYNCHRONOUS TRANSMISSION (THROUGH TXEN)



## 9.3.2 USART SYNCHRONOUS MASTER RECEPTION

Once synchronous mode is selected, reception is enabled by setting either enable bit SREN (RCSTA<5>) or enable bit CREN (RCSTA<4>). Data is sampled on the RC7/RX/DT pin on the falling edge of the clock. If enable bit SREN is set, then only a single word is received. If enable bit CREN is set, the reception is continuous until CREN is cleared. If both bits are set, then CREN takes precedence.

Steps to follow when setting up a Synchronous Master Reception:

- 1. Initialize the SPBRG register for the appropriate baud rate. (Section 9.1)
- Enable the synchronous master serial port by setting bits SYNC, SPEN, and CSRC.

- 3. Ensure bits CREN and SREN are clear.
- If interrupts are desired, then set enable bit RCIE.
- 5. If 9-bit reception is desired, then set bit RX9.
- If a single reception is required, set bit SREN. For continuous reception, set bit CREN.
- Interrupt flag bit RCIF will be set when reception is complete and an interrupt will be generated if enable bit RCIE was set.
- Read the RCSTA register to get the ninth bit (if enabled) and determine if any error occurred during reception.
- Read the 8-bit received data by reading the RCREG register.
- If any error occurred, clear the error by clearing bit CREN.

TABLE 9-9: REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER RECEPTION

| Address | Name  | Bit 7                | Bit 6               | Bit 5     | Bit 4     | Bit 3 | Bit 2  | Bit 1  | Bit 0  | Value on:<br>POR,<br>BOR | Value on all other Resets |
|---------|-------|----------------------|---------------------|-----------|-----------|-------|--------|--------|--------|--------------------------|---------------------------|
| 0Ch     | PIR1  | PSPIF <sup>(1)</sup> | ADIF <sup>(2)</sup> | RCIF      | TXIF      | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0000                | 0000 0000                 |
| 18h     | RCSTA | SPEN                 | RX9                 | SREN      | CREN      | _     | FERR   | OERR   | RX9D   | 0000 -00x                | 0000 -00x                 |
| 1Ah     | RCREG | USART R              | eceive Re           | gister    |           |       |        |        |        | 0000 0000                | 0000 0000                 |
| 8Ch     | PIE1  | PSPIE <sup>(1)</sup> | ADIE <sup>(2)</sup> | RCIE      | TXIE      | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000                | 0000 0000                 |
| 98h     | TXSTA | CSRC                 | TX9                 | TXEN      | SYNC      | _     | BRGH   | TRMT   | TX9D   | 0000 -010                | 0000 -010                 |
| 99h     | SPBRG | Baud Rate            | Generato            | 0000 0000 | 0000 0000 |       |        |        |        |                          |                           |

Legend: x = unknown, - = unimplemented read as '0'. Shaded cells are not used for Synchronous Master Reception.

- Note 1: Bits PSPIE and PSPIF are reserved on the PIC16C63A/73B. Always maintain these bits clear.
  - 2: Bits ADIE and ADIF are reserved on the PIC16C63A/65B. Allways maintain these bits clear.

FIGURE 9-10: SYNCHRONOUS RECEPTION (MASTER MODE, SREN)



### 9.4 USART Synchronous Slave Mode

Synchronous slave mode differs from the Master mode in the fact that the shift clock is supplied externally at the RC6/TX/CK pin (instead of being supplied internally in master mode). This allows the device to transfer or receive data while in SLEEP mode. Slave mode is entered by clearing bit CSRC (TXSTA<7>).

# 9.4.1 USART SYNCHRONOUS SLAVE TRANSMIT

The operation of the synchronous master and slave modes are identical, except in the case of the SLEEP mode.

If two words are written to the TXREG and then the SLEEP instruction is executed, the following will occur:

- The first word will immediately transfer to the TSR register and transmit.
- b) The second word will remain in TXREG register.
- c) Flag bit TXIF will not be set.
- d) When the first word has been shifted out of TSR, the TXREG register will transfer the second word to the TSR and flag bit TXIF will now be set
- e) If enable bit TXIE is set, the interrupt will wake the chip from SLEEP. If the global interrupt is enabled, the program will branch to the interrupt vector (0004h).

Steps to follow when setting up a Synchronous Slave Transmission:

- Enable the synchronous slave serial port by setting bits SYNC and SPEN and clearing bit CSRC.
- 2. Clear bits CREN and SREN.
- 3. If interrupts are desired, then set enable bit
- 4. If 9-bit transmission is desired, then set bit TX9.
- Enable the transmission by setting enable bit TXFN
- If 9-bit transmission is selected, the ninth bit should be loaded in bit TX9D.
- Start transmission by loading data to the TXREG register.

# 9.4.2 USART SYNCHRONOUS SLAVE RECEPTION

The operation of the synchronous master and slave modes is identical except in the case of the SLEEP mode and bit SREN, which is a "don't care" in slave mode.

If receive is enabled by setting bit CREN prior to the SLEEP instruction, then a word may be received during SLEEP. On completely receiving the word, the RSR register will transfer the data to the RCREG register and if enable bit RCIE bit is set, the interrupt generated will wake the chip from SLEEP. If the global interrupt is enabled, the program will branch to the interrupt vector (0004h).

Steps to follow when setting up a Synchronous Slave Reception:

- Enable the synchronous master serial port by setting bits SYNC and SPEN and clearing bit CSRC.
- If interrupts are desired, then set enable bit RCIE.
- 3. If 9-bit reception is desired, then set bit RX9.
- 4. To enable reception, set enable bit CREN.
- Flag bit RCIF will be set when reception is complete. An interrupt will be generated if enable bit RCIE was set.
- Read the RCSTA register to get the ninth bit (if enabled) and determine if any error occurred during reception.
- Read the 8-bit received data by reading the RCREG register.
- If any error occurred, clear the error by clearing bit CREN.

#### TABLE 9-10: REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE TRANSMISSION

| Address | Name  | Bit 7                        | Bit 6               | Bit 5  | Bit 4 | Bit 3 | Bit 2  | Bit 1  | Bit 0  | Value on<br>POR,<br>BOR | Value on all other Resets |
|---------|-------|------------------------------|---------------------|--------|-------|-------|--------|--------|--------|-------------------------|---------------------------|
| 0Ch     | PIR1  | PSPIF <sup>(1)</sup>         | ADIF <sup>(2)</sup> | RCIF   | TXIF  | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0000               | 0000 0000                 |
| 18h     | RCSTA | SPEN                         | RX9                 | SREN   | CREN  | _     | FERR   | OERR   | RX9D   | 0000 -00x               | 0000 -00x                 |
| 19h     | TXREG | USART Tra                    | ansmit Re           | gister |       |       |        |        |        | 0000 0000               | 0000 0000                 |
| 8Ch     | PIE1  | PSPIE <sup>(1)</sup>         | ADIE <sup>(2)</sup> | RCIE   | TXIE  | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000               | 0000 0000                 |
| 98h     | TXSTA | CSRC                         | TX9                 | TXEN   | SYNC  | _     | BRGH   | TRMT   | TX9D   | 0000 -010               | 0000 -010                 |
| 99h     | SPBRG | Baud Rate Generator Register |                     |        |       |       |        |        |        | 0000 0000               | 0000 0000                 |

Legend: x = unknown, - = unimplemented read as '0'. Shaded cells are not used for Synchronous Slave Transmission.

## TABLE 9-11: REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE RECEPTION

| Address | Name  | Bit 7                        | Bit 6               | Bit 5  | Bit 4 | Bit 3 | Bit 2  | Bit 1  | Bit 0  | Value on<br>POR,<br>BOR | Value on all other Resets |
|---------|-------|------------------------------|---------------------|--------|-------|-------|--------|--------|--------|-------------------------|---------------------------|
| 0Ch     | PIR1  | PSPIF <sup>(1)</sup>         | ADIF <sup>(2)</sup> | RCIF   | TXIF  | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0000               | 0000 0000                 |
| 18h     | RCSTA | SPEN                         | RX9                 | SREN   | CREN  | _     | FERR   | OERR   | RX9D   | 0000 -00x               | 0000 -00x                 |
| 1Ah     | RCREG | USART R                      | eceive Re           | gister |       |       |        |        |        | 0000 0000               | 0000 0000                 |
| 8Ch     | PIE1  | PSPIE <sup>(1)</sup>         | ADIE <sup>(2)</sup> | RCIE   | TXIE  | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000               | 0000 0000                 |
| 98h     | TXSTA | CSRC                         | TX9                 | TXEN   | SYNC  | _     | BRGH   | TRMT   | TX9D   | 0000 -010               | 0000 -010                 |
| 99h     | SPBRG | Baud Rate Generator Register |                     |        |       |       |        |        |        | 0000 0000               | 0000 0000                 |

Legend: x = unknown, - = unimplemented read as '0'. Shaded cells are not used for Synchronous Slave Reception.

Note 1: Bits PSPIE and PSPIF are reserved on the PIC16C63A/73B. Always maintain these bits clear.

<sup>2:</sup> Bits ADIE and ADIF are reserved on the PIC16C63A/65B. Always maintain these bits clear.

Note 1: Bits PSPIE and PSPIF are reserved on the PIC16C63A/73B. Always maintain these bits clear.

<sup>2:</sup> Bits ADIE and ADIF are reserved on the PIC16C63A/65B. Always maintain these bits clear.

# 10.0 ANALOG-TO-DIGITAL CONVERTER (A/D) MODULE

This section applies to the PIC16C73B and PIC16C74B only. The analog-to-digital (A/D) converter module has five inputs for the PIC16C73B, and eight for the PIC16C74B.

The A/D allows conversion of an analog input signal to a corresponding 8-bit digital number (refer to Application Note AN546 for use of A/D Converter). The output of the sample and hold is the input into the converter, which generates the result via successive approximation. The analog reference voltage is software selectable to either the device's positive supply voltage (VDD) or the voltage level on the RA3/AN3/VREF pin.

The A/D converter has a unique feature of being able to operate while the device is in SLEEP mode. To operate in sleep, the A/D conversion clock must be derived from the A/D's internal RC oscillator.

Additional information on the A/D module is available in the PICmicro™ Mid-Range Reference Manual, (DS33023).

The A/D module has three registers. These registers are:

- A/D Result Register (ADRES)
- A/D Control Register 0 (ADCON0)
- A/D Control Register 1 (ADCON1)

A device reset forces all registers to their reset state. This forces the A/D module to be turned off and any conversion is aborted.

The ADCON0 register, shown in Figure 10-1, controls the operation of the A/D module. The ADCON1 register, shown in Figure 10-2, configures the functions of the port pins. The port pins can be configured as analog inputs (RA3 can also be a voltage reference) or as digital I/O.

### FIGURE 10-1: ADCONO REGISTER (ADDRESS 1Fh)

| R/W-0    | R/W-0                               | R/W-0                                                    | R/W-0                                        | R/W-0        | R/W-0                             | U-0         | R/W-0   |                                                                              |
|----------|-------------------------------------|----------------------------------------------------------|----------------------------------------------|--------------|-----------------------------------|-------------|---------|------------------------------------------------------------------------------|
| ADCS1    | ADCS0                               | CHS2                                                     | CHS1                                         | CHS0         | GO/DONE                           | _           | ADON    | R = Readable bit                                                             |
| bit7     |                                     |                                                          |                                              |              |                                   |             | bit0    | W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR reset |
| bit 7-6: | 00 = Foso<br>01 = Foso<br>10 = Foso | C/2<br>C/8<br>C/32                                       |                                              |              | Select bits                       | or)         |         |                                                                              |
| bit 5-3: | 000 = cha<br>001 = cha<br>010 = cha | annel 0, (F<br>annel 1, (F<br>annel 2, (F<br>annel 3, (F | RAO/ANO)<br>RA1/AN1)<br>RA2/AN2)<br>RA3/AN3) | el Select bi | its                               |             |         |                                                                              |
| bit 2:   | GO/DON                              | E: A/D Co                                                | nversion S                                   | Status bit   |                                   |             |         |                                                                              |
|          |                                     | onversion                                                |                                              |              | this bit starts<br>bit is automat |             |         | are when the A/D conversion                                                  |
| bit 1:   | Unimple                             | mented: F                                                | Read as '0                                   |              |                                   |             |         |                                                                              |
| bit 0:   |                                     | onverter r                                               | nodule is o                                  |              | d consumes n                      | o operating | current |                                                                              |

# FIGURE 10-2: ADCON1 REGISTER (ADDRESS 9Fh)

| U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 |
|-----|-----|-----|-----|-----|-------|-------|-------|
| _   | _   | -   | _   | _   | PCFG2 | PCFG1 | PCFG0 |

bit7

R = Readable bit W = Writable bit

bit0

U = Unimplemented bit, read as '0'

- n = Value at POR reset

bit 7-3: Unimplemented: Read as '0'

bit 2-0: PCFG2:PCFG0: A/D Port Configuration Control bits

| PCFG2:PCFG0 | RA0 | RA1 | RA2 | RA5 | RA3  | VREF |
|-------------|-----|-----|-----|-----|------|------|
| 000         | Α   | Α   | Α   | Α   | Α    | VDD  |
| 001         | Α   | Α   | Α   | Α   | VREF | RA3  |
| 010         | Α   | Α   | Α   | Α   | Α    | VDD  |
| 011         | Α   | Α   | Α   | Α   | VREF | RA3  |
| 100         | Α   | Α   | D   | D   | Α    | VDD  |
| 101         | Α   | Α   | D   | D   | VREF | RA3  |
| 11x         | D   | D   | D   | D   | D    | VDD  |

A = Analog input

D = Digital I/O

The ADRES register contains the result of the A/D conversion. When the A/D conversion is complete, the result is loaded into the ADRES register, the GO/DONE bit (ADCON0<2>) is cleared, and A/D interrupt flag bit ADIF is set. The block diagram of the A/D module is shown in Figure 10-3.

The value that is in the ADRES register is not modified for a Power-on Reset. The ADRES register will contain unknown data after a Power-on Reset.

After the A/D module has been configured as desired, the selected channel must be acquired before the conversion is started. The analog input channels must have their corresponding TRIS bits selected as an input. To determine acquisition time, see Section 10.1. After this acquisition time has elapsed the A/D conversion can be started. The following steps should be followed for doing an A/D conversion:

- 1. Configure the A/D module:
  - Configure analog pins / voltage reference / and digital I/O (ADCON1)
  - · Select A/D input channel (ADCON0)
  - Select A/D conversion clock (ADCON0)
  - Turn on A/D module (ADCON0)

- 2. Configure A/D interrupt (if desired):
  - · Clear ADIF bit
  - · Set ADIE bit
  - · Set GIE bit
- 3. Wait the required acquisition time.
- 4. Start conversion:
  - Set GO/DONE bit (ADCON0)
- 5. Wait for A/D conversion to complete, by either:
  - Polling for the GO/DONE bit to be cleared OR
  - Waiting for the A/D interrupt
- Read A/D Result register (ADRES), clear bit ADIF if required.
- For next conversion, go to step 1 or step 2 as required. The A/D conversion time per bit is defined as TAD. A minimum wait of 2TAD is required before next acquisition starts.

## FIGURE 10-3: A/D BLOCK DIAGRAM



### 10.1 A/D Acquisition Requirements

For the A/D converter to meet its specified accuracy, the charge holding capacitor (Chold) must be allowed to fully charge to the input channel voltage level. The analog input model is shown in Figure 10-4. The source impedance (Rs) and the internal sampling switch (Rss) impedance directly affect the time required to charge the capacitor Chold. The sampling switch (Rss) impedance varies over the device voltage (VDD). The source impedance affects the offset voltage at the analog input (due to pin leakage current). The maximum recommended impedance for analog sources is 10  $k\Omega$ . After the analog input channel is selected (changed) this acquisition must be done before the conversion can be started.

To calculate the minimum acquisition time, TACQ, see the PICmicro™ Mid-Range Reference Manual, (DS33023). This equation calculates the acquisition time to within 1/2 LSb error (512 steps for the A/D). The 1/2 LSb error is the maximum error allowed for the A/D to meet its specified accuracy.

**Note:** When the conversion is started, the holding capacitor is disconnected from the input pin.

#### FIGURE 10-4: ANALOG INPUT MODEL



### 10.2 Selecting the A/D Conversion Clock

The A/D conversion time per bit is defined as TAD. The A/D conversion requires 9.5TAD per 8-bit conversion. The source of the A/D conversion clock is software selectable. The four possible options for TAD are:

- 2Tosc
- 8Tosc
- 32Tosc
- Internal RC oscillator

For correct A/D conversions, the A/D conversion clock (TAD) must be selected to ensure a minimum TAD time of 1.6  $\mu s$ .

Table 10-1 shows the resultant TAD times derived from the device operating frequencies and the A/D clock source selected.

### 10.3 Configuring Analog Port Pins

The ADCON1, TRISA, and TRISE registers control the operation of the A/D port pins. The port pins that are desired as analog inputs must have their corresponding TRIS bits set (input). If the TRIS bit is cleared (output), the digital output level (VOH or VOL) will be converted.

The A/D operation is independent of the state of the CHS2:CHS0 bits and the TRIS bits.

Note 1: When reading the port register, all pins configured as analog input channels will read as cleared (a low level). Pins configured as digital inputs, will convert an analog input. Analog levels on a digitally configured input will not affect the conversion accuracy.

Note 2: Analog levels on any pin that is defined as a digital input (including the AN4:AN0 pins) may cause the input buffer to consume current that is out of the devices specification.

TABLE 10-1: TAD vs. DEVICE OPERATING FREQUENCIES

| AD Cloc           | k Source (TAD) | Device Frequency          |                           |                           |                         |  |  |  |  |
|-------------------|----------------|---------------------------|---------------------------|---------------------------|-------------------------|--|--|--|--|
| Operation         | ADCS1:ADCS0    | 20 MHz                    | 5 MHz                     | 1.25 MHz                  | 333.33 kHz              |  |  |  |  |
| 2Tosc             | 00             | 100 ns <sup>(2)</sup>     | 400 ns <sup>(2)</sup>     | 1.6 µs                    | 6 μs                    |  |  |  |  |
| 8Tosc             | 01             | 400 ns <sup>(2)</sup>     | 1.6 μs                    | 6.4 μs                    | 24 μs <sup>(3)</sup>    |  |  |  |  |
| 32Tosc            | 10             | 1.6 μs                    | 6.4 μs                    | 25.6 μs <sup>(3)</sup>    | 96 μs <sup>(3)</sup>    |  |  |  |  |
| RC <sup>(5)</sup> | 11             | 2 - 6 μs <sup>(1,4)</sup> | 2 - 6 μs <sup>(1,4)</sup> | 2 - 6 μs <sup>(1,4)</sup> | 2 - 6 μs <sup>(1)</sup> |  |  |  |  |

Legend: Shaded cells are outside of recommended range.

Note 1: The RC source has a typical TAD time of  $4 \mu s$ .

- 2: These values violate the minimum required TAD time.
- 3: For faster conversion times, the selection of another clock source is recommended.
- 4: When device frequency is greater than 1 MHz, the RC A/D conversion clock source is recommended for sleep operation only.
- 5: For extended voltage devices (LC), please refer to Electrical Specifications section.

#### 10.4 A/D Conversions

**Note:** The GO/DONE bit should **NOT** be set in the same instruction that turns on the A/D.

#### 10.5 Use of the CCP Trigger

An A/D conversion can be started by the "special event trigger" of the CCP2 module. This requires that the CCP2M3:CCP2M0 bits (CCP2CON<3:0>) be programmed as 1011 and that the A/D module is enabled (ADON bit is set). When the trigger occurs, the

GO/DONE bit will be set, starting the A/D conversion, and the Timer1 counter will be reset to zero. Timer1 is reset to automatically repeat the A/D acquisition period with minimal software overhead (moving the ADRES to the desired location). The appropriate analog input channel must be selected and the minimum acquisition done before the "special event trigger" sets the GO/DONE bit (starts a conversion).

If the A/D module is not enabled (ADON is cleared), then the "special event trigger" will be ignored by the A/D module, but will still reset the Timer1 counter.

TABLE 10-2: SUMMARY OF A/D REGISTERS

| Address | Name   | Bit 7                | Bit 6       | Bit 5   | Bit 4          | Bit 3   | Bit 2       | Bit 1        | Bit 0  | Valu<br>PC<br>BC | ′    | Value<br>oth<br>Res | ner  |
|---------|--------|----------------------|-------------|---------|----------------|---------|-------------|--------------|--------|------------------|------|---------------------|------|
| 0Bh,8Bh | INTCON | GIE                  | PEIE        | TOIE    | INTE           | RBIE    | TOIF        | INTF         | RBIF   | 0000             | 000x | 0000                | 000u |
| 0Ch     | PIR1   | PSPIF <sup>(1)</sup> | ADIF        | RCIF    | TXIF           | SSPIF   | CCP1IF      | TMR2IF       | TMR1IF | 0000             | 0000 | 0000                | 0000 |
| 8Ch     | PIE1   | PSPIE <sup>(1)</sup> | ADIE        | RCIE    | TXIE           | SSPIE   | CCP1IE      | TMR2IE       | TMR1IE | 0000             | 0000 | 0000                | 0000 |
| 0Dh     | PIR2   | _                    | _           | _       | _              | _       | _           | _            | CCP2IF |                  | 0    |                     | 0    |
| 8Dh     | PIE2   | _                    | _           | _       | _              | _       | _           | _            | CCP2IE |                  | 0    |                     | 0    |
| 1Eh     | ADRES  | A/D Resu             | ılt Registe | er      |                |         |             |              | •      | xxxx             | xxxx | uuuu                | uuuu |
| 1Fh     | ADCON0 | ADCS1                | ADCS0       | CHS2    | CHS1           | CHS0    | GO/DON<br>E | _            | ADON   | 0000             | 00-0 | 0000                | 00-0 |
| 9Fh     | ADCON1 | _                    | _           | _       | _              | _       | PCFG2       | PCFG1        | PCFG0  |                  | -000 |                     | -000 |
| 05h     | PORTA  |                      | _           | RA5     | RA4            | RA3     | RA2         | RA1          | RA0    | 0x               | 0000 | 0u                  | 0000 |
| 85h     | TRISA  | -                    | _           | PORTA I | Data Direction | Registe | r           |              |        | 11               | 1111 | 11                  | 1111 |
| 09h     | PORTE  |                      | _           | _       |                |         | RE2         | RE1          | RE0    |                  | -xxx |                     | -uuu |
| 89h     | TRISE  | IBF                  | OBF         | IBOV    | PSPMODE        | _       | PORTE Da    | ata Directio | n Bits | 0000             | -111 | 0000                | -111 |

Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used for A/D conversion.

Note 1: Bits PSPIE and PSPIF are reserved on the PIC6C73B. Always maintain these bits clear.

# 11.0 SPECIAL FEATURES OF THE CPU

The PIC16C63A/65B/73B/74B devices have a host of features intended to maximize system reliability, minimize cost through elimination of external components, provide power saving operating modes and offer code protection. These are:

- OSC Selection
- Reset
  - Power-on Reset (POR)
  - Power-up Timer (PWRT)
  - Oscillator Start-up Timer (OST)
  - Brown-out Reset (BOR)
- Interrupts
- · Watchdog Timer (WDT)
- SLEEP
- · Code protection
- ID locations
- · In-circuit serial programming

These devices have a Watchdog Timer which can be shut off only through configuration bits. It runs off its own RC oscillator for added reliability. There are two timers that offer necessary delays on power-up. One is the Oscillator Start-up Timer (OST), intended to keep the chip in reset until the crystal oscillator is stable. The

other is the Power-up Timer (PWRT), which provides a fixed delay on power-up only, designed to keep the part in reset while the power supply stabilizes. With these two timers on-chip, most applications need no external reset circuitry.

SLEEP mode is designed to offer a very low current power-down mode. The user can wake-up from SLEEP through external reset, Watchdog Timer Wake-up or through an interrupt. Several oscillator options are also made available to allow the part to fit the application. The RC oscillator option saves system cost, while the LP crystal option saves power. A set of configuration bits are used to select various options.

Additional information on special features is available in the PICmicro $^{\text{TM}}$  Mid-Range Reference Manual, (DS33023).

### 11.1 Configuration Bits

The configuration bits can be programmed (read as '0') or left unprogrammed (read as '1') to select various device configurations. These bits are mapped in program memory location 2007h.

The user will note that address 2007h is beyond the user program memory space. In fact, it belongs to the special test/configuration memory space (2000h - 3FFFh), which can be accessed only during programming.

#### FIGURE 11-1: CONFIGURATION WORD

| CP1    | CPC                                                                           | CP1                                               | CP0                           | CP1                            | CP0                       | _              | BODEN                | CP1    | CP0    | PWRTE     | WDTE       | FOSC1  | FOSC0 | Register:CONFIG      |
|--------|-------------------------------------------------------------------------------|---------------------------------------------------|-------------------------------|--------------------------------|---------------------------|----------------|----------------------|--------|--------|-----------|------------|--------|-------|----------------------|
| bit13  |                                                                               | _                                                 |                               |                                | ı                         |                |                      |        |        |           |            |        | bit0  | Address2007h         |
|        | 4:                                                                            |                                                   | ode pro<br>oper ha<br>oper 3/ | otectic<br>alf of p<br>/4th of | n off<br>rograr<br>progra | n mer<br>am me | nory code            |        |        |           |            |        |       |                      |
| bit 7: |                                                                               | Unimpl                                            | emen                          | ted: R                         | ead as                    | s '1'          |                      |        |        |           |            |        |       |                      |
| bit 6: | bit 6: BODEN: Brown-out Reset Enable bit (1) 1 = BOR enabled 0 = BOR disabled |                                                   |                               |                                |                           |                |                      |        |        |           |            |        |       |                      |
| bit 3: |                                                                               | <b>PWRTE</b> 1 = PW 0 = PW                        | RT dis                        | abled                          | Timer I                   | Enable         | e bit <sup>(1)</sup> |        |        |           |            |        |       |                      |
| bit 2: |                                                                               | <b>WDTE</b> :<br>1 = WD<br>0 = WD                 | T enal                        | bled                           | imer E                    | nable          | bit                  |        |        |           |            |        |       |                      |
| bit 1- |                                                                               | FOSC1<br>11 = R0<br>10 = HS<br>01 = X7<br>00 = LF | C oscil<br>S oscil<br>oscil   | lator<br>lator<br>lator        | cillato                   | Sele           | ction bits           |        |        |           |            |        |       |                      |
| Note   | 1:<br>2:                                                                      | Ensure                                            | the F                         | ower-                          | up Tim                    | er is e        | enabled a            | nytime | e Brow | n-out Res | set is ena | abled. |       | e value of bit PWRTE |

#### 11.2 Oscillator Configurations

#### 11.2.1 OSCILLATOR TYPES

The PIC16CXXX can be operated in four different oscillator modes. The user can program two configuration bits (FOSC1 and FOSC0) to select one of these four modes:

LP Low Power Crystal

XT Crystal/Resonator

HS High Speed Crystal/Resonator

• RC Resistor/Capacitor

# 11.2.2 CRYSTAL OSCILLATOR/CERAMIC RESONATORS

In XT, LP or HS modes a crystal or ceramic resonator is connected to the OSC1/CLKIN and OSC2/CLKOUT pins to establish oscillation (Figure 11-2). The PIC16CXXX oscillator design requires the use of a parallel cut crystal. Use of a series cut crystal may give a frequency out of the crystal manufacturers specifications. When in XT, LP or HS modes, the device can have an external clock source to drive the OSC1/CLKIN pin (Figure 11-3).

FIGURE 11-2: CRYSTAL/CERAMIC
RESONATOR OPERATION
(HS, XT OR LP
OSC CONFIGURATION)



Note1: See Table 11-1 and Table 11-2 for recommended values of C1 and C2.

- A series resistor (RS) may be required for AT strip cut crystals.
- 3: RF varies with the crystal chosen.

FIGURE 11-3: EXTERNAL CLOCK INPUT OPERATION (HS, XT OR LP OSC CONFIGURATION)



TABLE 11-1: CERAMIC RESONATORS

| Ranges Tested: |                                   |                                        |                                        |  |  |  |  |  |
|----------------|-----------------------------------|----------------------------------------|----------------------------------------|--|--|--|--|--|
| Mode           | Freq                              | OSC1                                   | OSC2                                   |  |  |  |  |  |
| XT             | 455 kHz<br>2.0 MHz                | 68 - 100 pF<br>15 - 68 pF              | 68 - 100 pF<br>15 - 68 pF              |  |  |  |  |  |
| HS             | 4.0 MHz<br>8.0 MHz<br>16.0 MHz    | 15 - 68 pF<br>10 - 68 pF<br>10 - 22 pF | 15 - 68 pF<br>10 - 68 pF<br>10 - 22 pF |  |  |  |  |  |
|                | ese values are<br>es at bottom of | for design guida<br>page.              | nce only. See                          |  |  |  |  |  |
| Resonato       | rs Used:                          |                                        |                                        |  |  |  |  |  |
| 455 kHz        | Panasonic E                       | FO-A455K04B                            | ± 0.3%                                 |  |  |  |  |  |
| 2.0 MHz        | Murata Erie                       | CSA2.00MG                              | ± 0.5%                                 |  |  |  |  |  |

| 2.0 MHz                                              | Murata Erie CSA2.00MG  | ± 0.5% |  |  |  |  |  |
|------------------------------------------------------|------------------------|--------|--|--|--|--|--|
| 4.0 MHz                                              | Murata Erie CSA4.00MG  | ± 0.5% |  |  |  |  |  |
| 8.0 MHz                                              | Murata Erie CSA8.00MT  | ± 0.5% |  |  |  |  |  |
| 16.0 MHz                                             | Murata Erie CSA16.00MX | ± 0.5% |  |  |  |  |  |
| All resonators used did not have built-in capacitors |                        |        |  |  |  |  |  |

TABLE 11-2: CAPACITOR SELECTION FOR CRYSTAL OSCILLATOR

| 32 kHz  | 33 pF                   |                                                             |
|---------|-------------------------|-------------------------------------------------------------|
|         | 1 P.                    | 33 pF                                                       |
| 200 kHz | 15 pF                   | 15 pF                                                       |
| 200 kHz | 47-68 pF                | 47-68 pF                                                    |
| 1 MHz   | 15 pF                   | 15 pF                                                       |
| 4 MHz   | 15 pF                   | 15 pF                                                       |
| 4 MHz   | 15 pF                   | 15 pF                                                       |
| 8 MHz   | 15-33 pF                | 15-33 pF                                                    |
| 20 MHz  | 15-33 pF                | 15-33 pF                                                    |
|         | 1 MHz<br>4 MHz<br>4 MHz | 1 MHz 15 pF<br>4 MHz 15 pF<br>4 MHz 15 pF<br>8 MHz 15-33 pF |

These values are for design guidance only. See notes at bottom of page.

| Hotes         | notes at bottom of page. |          |  |  |  |  |  |  |
|---------------|--------------------------|----------|--|--|--|--|--|--|
| Crystals Used |                          |          |  |  |  |  |  |  |
| 32 kHz        | Epson C-001R32.768K-A    | ± 20 PPM |  |  |  |  |  |  |
| 200 kHz       | STD XTL 200.000KHz       | ± 20 PPM |  |  |  |  |  |  |
| 1 MHz         | ECS ECS-10-13-1          | ± 50 PPM |  |  |  |  |  |  |
| 4 MHz         | ECS ECS-40-20-1          | ± 50 PPM |  |  |  |  |  |  |
| 8 MHz         | EPSON CA-301 8.000M-C    | ± 30 PPM |  |  |  |  |  |  |
| 20 MHz        | EPSON CA-301 20.000M-C   | ± 30 PPM |  |  |  |  |  |  |

- Note 1: Recommended values of C1 and C2 are identical to the ranges tested (Table 11-1).
  - Higher capacitance increases the stability of oscillator but also increases the start-up time.
  - Since each resonator/crystal has its own characteristics, the user should consult the resonator/crystal manufacturer for appropriate values of external components.
  - 4: Rs may be required in HS mode, as well as XT mode, to avoid overdriving crystals with low drive level specification.

#### 11.2.3 RC OSCILLATOR

For timing insensitive applications, the "RC" device option offers additional cost savings. The RC oscillator frequency is a function of the supply voltage, the resistor (REXT) and capacitor (CEXT) values and the operating temperature. In addition to this, the oscillator frequency will vary from unit to unit due to normal process parameter variation. Furthermore, the difference in lead frame capacitance between package types will also affect the oscillation frequency, especially for low CEXT values. The user also needs to take into account variation due to tolerance of external R and C components used. Figure 11-4 shows how the R/C combination is connected to the PIC16CXXX.

## FIGURE 11-4: RC OSCILLATOR MODE



#### 11.3 Reset

The PIC16CXXX differentiates between various kinds of reset:

- Power-on Reset (POR)
- MCLR reset during normal operation
- MCLR reset during SLEEP
- WDT Reset (during normal operation)
- WDT Wake-up (during SLEEP)
- · Brown-out Reset (BOR)

Some registers are not affected in any reset condition. Their status is unknown on POR and unchanged in any other reset. Most other registers are reset to a "reset state" on Power-on Reset (POR), on the  $\overline{\text{MCLR}}$  and WDT Reset, on  $\overline{\text{MCLR}}$  reset during SLEEP and Brownout Reset (BOR). They are not affected by a WDT Wake-up, which is viewed as the resumption of normal operation. The  $\overline{\text{TO}}$  and  $\overline{\text{PD}}$  bits are set or cleared differently in different reset situations as indicated in Table 11-4. These bits are used in software to determine the nature of the reset. See Table 11-6 for a full description of reset states of all registers.

A simplified block diagram of the on-chip reset circuit is shown in Figure 11-5.

The PICmicros have a MCLR noise filter in the MCLR reset path. The filter will detect and ignore small pulses.

It should be noted that a WDT Reset does not drive  $\overline{\text{MCLR}}$  pin low.

FIGURE 11-5: SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT



# 11.4 Power-On Reset (POR)

A Power-on Reset pulse is generated on-chip when VDD rise is detected (in the range of 1.5V - 2.1V). To take advantage of the POR, just tie the MCLR pin directly (or through a resistor) to VDD. This will eliminate external RC components usually needed to create a Power-on Reset. A maximum rise time for VDD is specified (parameter D004). For a slow rise time, see Figure 11-6.

When the device starts normal operation (exits the reset condition), device operating parameters (voltage, frequency, temperature,...) must be met to ensure operation. If these conditions are not met, the device must be held in reset until the operating conditions are met. Brown-out Reset may be used to meet the start-up conditions

FIGURE 11-6: EXTERNAL POWER-ON
RESET CIRCUIT (FOR SLOW
VDD POWER-UP)



Note 1: External Power-on Reset circuit is required only if VDD power-up slope is too slow. The diode D helps discharge the capacitor quickly when VDD powers down.

- 2:  $R < 40 \text{ k}\Omega$  is recommended to make sure that voltage drop across R does not violate the device's electrical specification.
- 3: R1 =  $100\Omega$  to 1 k $\Omega$  will limit any current flowing into  $\overline{\text{MCLR}}$  from external capacitor C in the event of  $\overline{\text{MCLR}}/\text{VPP}$  pin breakdown due to Electrostatic Discharge (ESD) or Electrical Overstress (EOS).

### 11.5 Power-up Timer (PWRT)

The Power-up Timer provides a fixed nominal time-out (parameter #33) on power-up only, from the POR. The Power-up Timer operates on an internal RC oscillator. The chip is kept in reset as long as the PWRT is active. The PWRT's time delay allows VDD to rise to an acceptable level. A configuration bit is provided to enable/disable the PWRT.

The power-up time delay will vary from chip to chip due to VDD, temperature and process variation. See DC parameters for details.

# 11.6 Oscillator Start-up Timer (OST)

The Oscillator Start-up Timer (OST) provides 1024 oscillator cycle (from OSC1 input) delay after the PWRT delay is over (parameter #32). This ensures that the crystal oscillator or resonator has started and stabilized.

The OST time-out is invoked only for XT, LP and HS modes and only on Power-on Reset or wake-up from SLEEP.

### 11.7 Brown-Out Reset (BOR)

A configuration bit, BODEN, can disable (if clear/programmed) or enable (if set) the Brown-out Reset circuitry. If VDD falls below parameter D005 for greater than parameter #35, the brown-out situation will reset the chip. A reset may not occur if VDD falls below parameter D005 for less than parameter #35. The chip will remain in Brown-out Reset until VDD rises above BVDD. The Power-up Timer will then be invoked and will keep the chip in RESET an additional time delay (parameter #33). If VDD drops below BVDD while the Power-up Timer is running, the chip will go back into a Brown-out Reset and the Power-up Timer will be initialized. Once VDD rises above BVDD, the Power-up Timer will execute the additional time delay. The Power-up Timer should always be enabled when Brown-out Reset is enabled.

### 11.8 Time-out Sequence

On power-up, the time-out sequence is as follows: First PWRT time-out is invoked after the POR time delay has expired. Then OST is activated. The total time-out will vary based on oscillator configuration and the status of the PWRT. For example, in RC mode with the PWRT disabled, there will be no time-out at all. Figure 11-7, Figure 11-8, Figure 11-9 and Figure 11-10 depict time-out sequences on power-up.

Since the time-outs occur from the POR pulse, if  $\overline{MCLR}$  is kept low long enough, the time-outs will expire. Then bringing  $\overline{MCLR}$  high will begin execution immediately (Figure 11-9). This is useful for testing purposes or to synchronize more than one PIC16CXXX device operating in parallel.

Table 11-5 shows the reset conditions for some special function registers, while Table 11-6 shows the reset conditions for all the registers.

# 11.9 <u>Power Control/Status Register</u> (PCON)

The Power Control/Status Register, PCON, has up to two bits, depending upon the device.

Bit0 is Brown-out Reset Status bit,  $\overline{BOR}$ . If the BODEN configuration bit is set,  $\overline{BOR}$  is '1' on Power-on Reset. If the BODEN configuration bit is clear,  $\overline{BOR}$  is unknown on Power-on Reset.

The BOR status bit is a "don't care" and is not necessarily predictable if the brown-out circuit is disabled (the BODEN configuration bit is clear). BOR must then be set by the user and checked on subsequent resets to see if it is clear, indicating a brown-out has occurred.

Bit1 is  $\overline{POR}$  (Power-on Reset Status bit). It is cleared on a Power-on Reset and unaffected otherwise. The user must set this bit following a Power-on Reset.

TABLE 11-3: TIME-OUT IN VARIOUS SITUATIONS

| Oscillator Configuration | Power-           | -up       | Brown-out        | Wake-up from |
|--------------------------|------------------|-----------|------------------|--------------|
| Oscillator Configuration | PWRTE = 0        | PWRTE = 1 | Brown-out        | SLEEP        |
| XT, HS, LP               | 72 ms + 1024Tosc | 1024Tosc  | 72 ms + 1024Tosc | 1024Tosc     |
| RC                       | 72 ms            | _         | 72 ms            | _            |

TABLE 11-4: STATUS BITS AND THEIR SIGNIFICANCE

| POR | BOR | TO | PD |                                                         |  |
|-----|-----|----|----|---------------------------------------------------------|--|
| 0   | x   | 1  | 1  | Power-on Reset                                          |  |
| 0   | x   | 0  | x  | Illegal, TO is set on POR                               |  |
| 0   | х   | x  | 0  | Illegal, PD is set on POR                               |  |
| 1   | 0   | 1  | 1  | Brown-out Reset                                         |  |
| 1   | 1   | 0  | 1  | WDT Reset                                               |  |
| 1   | 1   | 0  | 0  | WDT Wake-up                                             |  |
| 1   | 1   | u  | u  | MCLR Reset during normal operation                      |  |
| 1   | 1   | 1  | 0  | MCLR Reset during SLEEP or interrupt wake-up from SLEEP |  |

TABLE 11-5: RESET CONDITION FOR SPECIAL REGISTERS

| Condition                          | Program<br>Counter    | STATUS<br>Register | PCON<br>Register |
|------------------------------------|-----------------------|--------------------|------------------|
| Power-on Reset                     | 000h                  | 0001 1xxx          | 0x               |
| MCLR Reset during normal operation | 000h                  | 000u uuuu          | uu               |
| MCLR Reset during SLEEP            | 000h                  | 0001 0uuu          | uu               |
| WDT Reset                          | 000h                  | 0000 1uuu          | uu               |
| WDT Wake-up                        | PC + 1                | uuu0 0uuu          | uu               |
| Brown-out Reset                    | 000h                  | 0001 1uuu          | u0               |
| Interrupt wake-up from SLEEP       | PC + 1 <sup>(1)</sup> | uuu1 0uuu          | uu               |

Legend: u = unchanged, x = unknown, - = unimplemented bit read as '0'.

Note 1: When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h).

TABLE 11-6: INITIALIZATION CONDITIONS FOR ALL REGISTERS

| Register             | App | olicabl | e Devi | ices | Power-on Reset,<br>Brown-out Reset | MCLR Resets<br>WDT Reset | Wake-up via WDT or<br>Interrupt |
|----------------------|-----|---------|--------|------|------------------------------------|--------------------------|---------------------------------|
| W                    | 63A | 65B     | 73B    | 74B  | xxxx xxxx                          | uuuu uuuu                | uuuu uuuu                       |
| INDF                 | 63A | 65B     | 73B    | 74B  | N/A                                | N/A                      | N/A                             |
| TMR0                 | 63A | 65B     | 73B    | 74B  | xxxx xxxx                          | uuuu uuuu                | uuuu uuuu                       |
| PCL                  | 63A | 65B     | 73B    | 74B  | 0000h                              | 0000h                    | PC + 1(2)                       |
| STATUS               | 63A | 65B     | 73B    | 74B  | 0001 1xxx                          | 000q quuu(3)             | uuuq quuu(3)                    |
| FSR                  | 63A | 65B     | 73B    | 74B  | xxxx xxxx                          | uuuu uuuu                | uuuu uuuu                       |
| PORTA <sup>(4)</sup> | 63A | 65B     | 73B    | 74B  | 0x 0000                            | 0u 0000                  | uu uuuu                         |
| PORTB <sup>(5)</sup> | 63A | 65B     | 73B    | 74B  | xxxx xxxx                          | uuuu uuuu                | uuuu uuuu                       |
| PORTC <sup>(5)</sup> | 63A | 65B     | 73B    | 74B  | xxxx xxxx                          | uuuu uuuu                | uuuu uuuu                       |
| PORTD <sup>(5)</sup> | 63A | 65B     | 73B    | 74B  | xxxx xxxx                          | uuuu uuuu                | uuuu uuuu                       |
| PORTE <sup>(5)</sup> | 63A | 65B     | 73B    | 74B  | xxx                                | uuu                      | uuu                             |
| PCLATH               | 63A | 65B     | 73B    | 74B  | 0 0000                             | 0 0000                   | u uuuu                          |
| INTCON               | 63A | 65B     | 73B    | 74B  | 0000 000x                          | 0000 000u                | uuuu uuuu(1)                    |
|                      | 63A | 65B     | 73B    | 74B  | 00 0000                            | 00 0000                  | uu uuuu <b>(1)</b>              |
| PIR1                 | 63A | 65B     | 73B    | 74B  | -000 0000                          | -000 0000                | -uuu uuuu <b>(1)</b>            |
|                      | 63A | 65B     | 73B    | 74B  | 0-00 0000                          | 0-00 0000                | u-uu uuuu <b>(1)</b>            |
|                      | 63A | 65B     | 73B    | 74B  | 0000 0000                          | 0000 0000                | uuuu uuuu(1)                    |
| PIR2                 | 63A | 65B     | 73B    | 74B  | 0                                  | 0                        | (1)                             |
| TMR1L                | 63A | 65B     | 73B    | 74B  | xxxx xxxx                          | uuuu uuuu                | uuuu uuuu                       |
| TMR1H                | 63A | 65B     | 73B    | 74B  | xxxx xxxx                          | uuuu uuuu                | uuuu uuuu                       |
| T1CON                | 63A | 65B     | 73B    | 74B  | 00 0000                            | uu uuuu                  | uu uuuu                         |
| TMR2                 | 63A | 65B     | 73B    | 74B  | 0000 0000                          | 0000 0000                | uuuu uuuu                       |
| T2CON                | 63A | 65B     | 73B    | 74B  | -000 0000                          | -000 0000                | -uuu uuuu                       |
| SSPBUF               | 63A | 65B     | 73B    | 74B  | xxxx xxxx                          | uuuu uuuu                | uuuu uuuu                       |
| SSPCON               | 63A | 65B     | 73B    | 74B  | 0000 0000                          | 0000 0000                | uuuu uuuu                       |
| CCPR1L               | 63A | 65B     | 73B    | 74B  | xxxx xxxx                          | uuuu uuuu                | uuuu uuuu                       |
| CCPR1H               | 63A | 65B     | 73B    | 74B  | xxxx xxxx                          | uuuu uuuu                | uuuu uuuu                       |
| CCP1CON              | 63A | 65B     | 73B    | 74B  | 00 0000                            | 00 0000                  | uu uuuu                         |
| RCSTA                | 63A | 65B     | 73B    | 74B  | 0000 -00x                          | 0000 -00x                | uuuu -uuu                       |
| TXREG                | 63A | 65B     | 73B    | 74B  | 0000 0000                          | 0000 0000                | uuuu uuuu                       |
| RCREG                | 63A | 65B     | 73B    | 74B  | 0000 0000                          | 0000 0000                | uuuu uuuu                       |
| CCPR2L               | 63A | 65B     | 73B    | 74B  | xxxx xxxx                          | uuuu uuuu                | uuuu uuuu                       |
| CCPR2H               | 63A | 65B     | 73B    | 74B  | xxxx xxxx                          | uuuu uuuu                | uuuu uuuu                       |
| CCP2CON              | 63A | 65B     | 73B    | 74B  | 0000 0000                          | 0000 0000                | uuuu uuuu                       |

Legend: u = unchanged, x = unknown, -= unimplemented bit, read as '0', <math>q = value depends on condition Note 1: One or more bits in INTCON, PIR1 and/or PIR2 will be affected (to cause wake-up).

- 3: See Table 11-5 for reset value for specific condition.
- 4: On any device reset, these pins are configured as inputs.
- 5: This is the value that will be in the port output latch.

<sup>2:</sup> When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h).

TABLE 11-6: INITIALIZATION CONDITIONS FOR ALL REGISTERS (Cont.'d)

| Register   | App | olicabl | e Devi | ices | Power-on Reset,<br>Brown-out Reset | MCLR Resets<br>WDT Reset | Wake-up via WDT or<br>Interrupt |
|------------|-----|---------|--------|------|------------------------------------|--------------------------|---------------------------------|
| ADRES      | 63A | 65B     | 73B    | 74B  | xxxx xxxx                          | uuuu uuuu                | uuuu uuuu                       |
| ADCON0     | 63A | 65B     | 73B    | 74B  | 0000 00-0                          | 0000 00-0                | uuuu uu-u                       |
| OPTION_REG | 63A | 65B     | 73B    | 74B  | 1111 1111                          | 1111 1111                | uuuu uuuu                       |
| TRISA      | 63A | 65B     | 73B    | 74B  | 11 1111                            | 11 1111                  | uu uuuu                         |
| TRISB      | 63A | 65B     | 73B    | 74B  | 1111 1111                          | 1111 1111                | uuuu uuuu                       |
| TRISC      | 63A | 65B     | 73B    | 74B  | 1111 1111                          | 1111 1111                | uuuu uuuu                       |
| TRISD      | 63A | 65B     | 73B    | 74B  | 1111 1111                          | 1111 1111                | uuuu uuuu                       |
| TRISE      | 63A | 65B     | 73B    | 74B  | 0000 -111                          | 0000 -111                | uuuu -uuu                       |
|            | 63A | 65B     | 73B    | 74B  | 0000 -000                          | 0000 -000                | uuuu -uuu                       |
|            | 63A | 65B     | 73B    | 74B  | 00 0000                            | 00 0000                  | uu uuuu                         |
| PIE1       | 63A | 65B     | 73B    | 74B  | 0-00 0000                          | 0-00 0000                | u-uu uuuu                       |
|            | 63A | 65B     | 73B    | 74B  | -000 0000                          | -000 0000                | -uuu uuuu                       |
|            | 63A | 65B     | 73B    | 74B  | 0000 0000                          | 0000 0000                | uuuu uuuu                       |
| PIE2       | 63A | 65B     | 73B    | 74B  | 0                                  | 0                        | u                               |
| PCON       | 63A | 65B     | 73B    | 74B  | 0q                                 | uq                       | uq                              |
| PR2        | 63A | 65B     | 73B    | 74B  | 1111 1111                          | 1111 1111                | 1111 1111                       |
| SSPADD     | 63A | 65B     | 73B    | 74B  | 0000 0000                          | 0000 0000                | uuuu uuuu                       |
| SSPSTAT    | 63A | 65B     | 73B    | 74B  | 0000 0000                          | 0000 0000                | uuuu uuuu                       |
| TXSTA      | 63A | 65B     | 73B    | 74B  | 0000 -010                          | 0000 -010                | uuuu -uuu                       |
| SPBRG      | 63A | 65B     | 73B    | 74B  | 0000 0000                          | 0000 0000                | uuuu uuuu                       |
| ADCON1     | 63A | 65B     | 73B    | 74B  | 000                                | 000                      | uuu                             |

Legend: u = unchanged, x = unknown, -= unimplemented bit, read as '0', <math>q = value depends on condition Note 1: One or more bits in INTCON, PIR1 and/or PIR2 will be affected (to cause wake-up).

- 2: When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h).
- 3: See Table 11-5 for reset value for specific condition.
- 4: On any device reset, these pins are configured as inputs.
- 5: This is the value that will be in the port output latch.

FIGURE 11-7: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD)



FIGURE 11-8: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD): CASE 1



FIGURE 11-9: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD): CASE 2



FIGURE 11-10: SLOW RISE TIME (MCLR TIED TO VDD)



### 11.10 Interrupts

The PIC16CXX family has up to 12 sources of interrupt. The interrupt control register (INTCON) records individual interrupt requests in flag bits. It also has individual and global interrupt enable bits.

Note: Individual interrupt flag bits are set regardless of the status of their corresponding mask bit or the GIE bit.

A global interrupt enable bit, GIE (INTCON<7>) enables (if set) all un-masked interrupts or disables (if cleared) all interrupts. When bit GIE is enabled, and an interrupt's flag bit and mask bit are set, the interrupt will vector immediately. Individual interrupts can be disabled through their corresponding enable bits in various registers. Individual interrupt bits are set regardless of the status of the GIE bit. The GIE bit is cleared on reset.

The "return from interrupt" instruction, RETFIE, exits the interrupt routine as well as sets the GIE bit, which re-enables interrupts.

The RB0/INT pin interrupt, the RB port change interrupt and the TMR0 overflow interrupt flags are contained in the INTCON register.

The peripheral interrupt flags are contained in the special function registers PIR1 and PIR2. The corresponding interrupt enable bits are contained in special function registers PIE1 and PIE2, and the peripheral interrupt enable bit is contained in special function register INTCON.

When an interrupt is responded to, the GIE bit is cleared to disable any further interrupt, the return address is pushed onto the stack and the PC is loaded with 0004h. Once in the interrupt service routine, the source(s) of the interrupt can be determined by polling the interrupt flag bits. The interrupt flag bit(s) must be cleared in software before re-enabling interrupts to avoid recursive interrupts.

For external interrupt events, such as the INT pin or PORTB change interrupt, the interrupt latency will be three or four instruction cycles. The exact latency depends when the interrupt event occurs. The latency is the same for one or two cycle instructions. Individual interrupt flag bits are set regardless of the status of their corresponding mask bit or the GIE bit.

#### FIGURE 11-11: INTERRUPT LOGIC



The following table shows which devices have which interrupts.

| Device    | TOIF | INTF | RBIF | PSPIF | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | CCP2IF |
|-----------|------|------|------|-------|------|------|------|-------|--------|--------|--------|--------|
| PIC16C63A | Yes  | Yes  | Yes  | -     | -    | Yes  | Yes  | Yes   | Yes    | Yes    | Yes    | Yes    |
| PIC16C65B | Yes  | Yes  | Yes  | Yes   | -    | Yes  | Yes  | Yes   | Yes    | Yes    | Yes    | Yes    |
| PIC16C73B | Yes  | Yes  | Yes  | -     | Yes  | Yes  | Yes  | Yes   | Yes    | Yes    | Yes    | Yes    |
| PIC16C74B | Yes  | Yes  | Yes  | Yes   | Yes  | Yes  | Yes  | Yes   | Yes    | Yes    | Yes    | Yes    |

#### 11.10.1 INT INTERRUPT

External interrupt on RB0/INT pin is edge triggered; either rising if bit INTEDG (OPTION\_REG<6>) is set, or falling, if the INTEDG bit is clear. When a valid edge appears on the RB0/INT pin, flag bit INTF (INTCON<1>) is set. This interrupt can be disabled by clearing enable bit INTE (INTCON<4>). Flag bit INTF must be cleared in software in the interrupt service routine before re-enabling this interrupt. The INT interrupt can wake-up the processor from SLEEP, if bit INTE was set prior to going into SLEEP. The status of global interrupt enable bit GIE decides whether or not the processor branches to the interrupt vector following wake-up. See Section 11.13 for details on SLEEP mode.

#### 11.10.2 TMR0 INTERRUPT

An overflow (FFh  $\rightarrow$  00h) in the TMR0 register will set flag bit T0IF (INTCON<2>). The interrupt can be enabled/disabled by setting/clearing enable bit T0IE (INTCON<5>). (Section 4.0)

#### 11.10.3 PORTB INTCON CHANGE

An input change on PORTB<7:4> sets flag bit RBIF (INTCON<0>). The interrupt can be enabled/disabled by setting/clearing enable bit RBIE (INTCON<4>). (Section 3.2)

#### 11.11 Context Saving During Interrupts

During an interrupt, only the return PC value is saved on the stack. Typically, users may wish to save key registers during an interrupt, i.e., W register and STATUS register. This will have to be implemented in software.

Example 11-1 stores and restores the W and STATUS registers. The register, W\_TEMP, must be defined in each bank and must be defined at the same offset from the bank base address (i.e., if W\_TEMP is defined at 0x20 in bank 0. It must also be defined at 0xA0 in bank 1).

#### The example:

- a) Stores the W register.
- b) Stores the STATUS register in bank 0.
- c) Stores the PCLATH register.
- d) Executes the interrupt service routine code (User-generated).
- e) Restores the STATUS register (and bank select
- f) Restores the W and PCLATH registers.

# EXAMPLE 11-1: SAVING STATUS, W, AND PCLATH REGISTERS IN RAM

```
MOVWE
         W_TEMP
                          ;Copy W to TEMP register, could be bank one or zero
SWAPF
         STATUS, W
                          ;Swap status to be saved into W
                         ;bank 0, regardless of current bank, Clears IRP,RP1,RP0
CLRF
         STATUS
         STATUS TEMP
                         ; Save status to bank zero STATUS TEMP register
MOVWF
MOVE
        PCLATH. W
                         ;Only required if using pages 1, 2 and/or 3
MOVWF
         PCLATH TEMP
                         ;Save PCLATH into W
                         ;Page zero, regardless of current page
CLRF
         PCLATH
BCF
         STATUS, IRP
                         ;Return to Bank 0
                         ;Copy FSR to W
MOVE
        FSR, W
MOVWE
         FSR_TEMP
                         ;Copy FSR from W to FSR_TEMP
:(ISR)
        PCLATH TEMP, W ; Restore PCLATH
MOVE
MOVWE
        PCLATH
                         ;Move W into PCLATH
        STATUS_TEMP,W ;Swap STATUS_TEMP register into W
                         ; (sets bank to original state)
MOVWF
        STATUS
                          ; Move W into STATUS register
SWAPF
         W TEMP,F
                          ;Swap W TEMP
SWAPF
         W TEMP, W
                          ;Swap W TEMP into W
```

### 11.12 Watchdog Timer (WDT)

The Watchdog Timer is a free running on-chip RC oscillator, which does not require any external components. This RC oscillator is separate from the RC oscillator of the OSC1/CLKIN pin. That means that the WDT will run, even if the clock on the OSC1/CLKIN and OSC2/CLKOUT pins of the device has been stopped, for example, by execution of a SLEEP instruction.

During normal operation, a WDT time-out generates a device RESET (Watchdog Timer Reset). If the device is in SLEEP mode, a WDT time-out causes the device to wake-up and continue with normal operation (Watchdog Timer Wake-up). The  $\overline{\text{TO}}$  bit in the STATUS register will be cleared upon a Watchdog Timer time-out.

The WDT can be permanently disabled by clearing configuration bit WDTE (Section 11.1).

WDT time-out period values may be found in the Electrical Specifications section under parameter #31. Values for the WDT prescaler (actually a postscaler, but shared with the Timer0 prescaler) may be assigned using the OPTION\_REG register.

Note: The CLRWDT and SLEEP instructions clear the WDT and the postscaler if assigned to the WDT, and prevent it from timing out and generating a device RESET condition.

Note: When a CLRWDT instruction is executed and the prescaler is assigned to the WDT, the prescaler count will be cleared, but the prescaler assignment is not changed.

#### FIGURE 11-12: WATCHDOG TIMER BLOCK DIAGRAM



#### FIGURE 11-13: SUMMARY OF WATCHDOG TIMER REGISTERS

| Address | Name         | Bit 7 | Bit 6                | Bit 5 | Bit 4 | Bit 3                | Bit 2 | Bit 1 | Bit 0 |
|---------|--------------|-------|----------------------|-------|-------|----------------------|-------|-------|-------|
| 2007h   | Config. bits | (1)   | BODEN <sup>(1)</sup> | CP1   | CP0   | PWRTE <sup>(1)</sup> | WDTE  | FOSC1 | FOSC0 |
| 81h     | OPTION_REG   | RBPU  | INTEDG               | T0CS  | T0SE  | PSA                  | PS2   | PS1   | PS0   |

Legend: Shaded cells are not used by the Watchdog Timer.

Note 1: See Figure 11-1 for operation of these bits.

# 11.13 Power-down Mode (SLEEP)

Power-down mode is entered by executing a SLEEP instruction

If enabled, the Watchdog Timer will be cleared but keeps running, the  $\overline{PD}$  bit (STATUS<3>) is cleared, the  $\overline{TO}$  (STATUS<4>) bit is set, and the oscillator driver is turned off. The I/O ports maintain the status they had, before the SLEEP instruction was executed (driving high, low, or hi-impedance).

For lowest current consumption in this mode, place all I/O pins at either VDD, or Vss, ensure no external circuitry is drawing current from the I/O pin, power-down the A/D, disable external clocks. Pull all I/O pins, that are hi-impedance inputs, high or low externally to avoid switching currents caused by floating inputs. The TOCKI input should also be at VDD or Vss for lowest current consumption. The contribution from on-chip pull-ups on PORTB should be considered.

The MCLR pin must be at a logic high level (VIHMC).

#### 11.13.1 WAKE-UP FROM SLEEP

The device can wake up from SLEEP through one of the following events:

- 1. External reset input on MCLR pin.
- Watchdog Timer Wake-up (if WDT was enabled).
- Interrupt from INT pin, RB port change, or some Peripheral Interrupts.

External MCLR Reset will cause a device reset. All other events are considered a continuation of program execution and cause a "wake-up". The TO and PD bits in the STATUS register can be used to determine the cause of device reset. The PD bit, which is set on power-up, is cleared when SLEEP is invoked. The TO bit is cleared if a WDT time-out occurred (and caused wake-up).

The following peripheral interrupts can wake the device from SLEEP:

- 1. PSP read or write.
- TMR1 interrupt. Timer1 must be operating as an asynchronous counter.
- 3. CCP capture mode interrupt.
- Special event trigger (Timer1 in asynchronous mode using an external clock).
- 5. SSP (Start/Stop) bit detect interrupt.
- 6. SSP transmit or receive in slave mode (SPI/I<sup>2</sup>C).
- 7. USART RX or TX (synchronous slave mode).
- 8. A/D conversion (when A/D clock source is RC).

Other peripherals cannot generate interrupts since during SLEEP, no on-chip clocks are present.

When the SLEEP instruction is being executed, the next instruction (PC + 1) is pre-fetched. For the device to wake-up through an interrupt event, the corresponding interrupt enable bit must be set (enabled). Wake-up is regardless of the state of the GIE bit. If the GIE bit is clear (disabled), the device continues execution at the instruction after the SLEEP instruction. If the GIE bit is set (enabled), the device executes the instruction after the SLEEP instruction and then branches to the interrupt address (0004h). In cases where the execution of the instruction following SLEEP is not desirable, the user should have a NOP after the SLEEP instruction.

#### 11.13.2 WAKE-UP USING INTERRUPTS

When global interrupts are disabled (GIE cleared) and any interrupt source has both its interrupt enable bit and interrupt flag bit set, one of the following will occur:

- If the interrupt occurs before the execution of a SLEEP instruction, the SLEEP instruction will complete as a NOP. Therefore, the WDT and WDT postscaler will not be cleared, the TO bit will not be set and PD bits will not be cleared.
- If the interrupt occurs during or after the execution of a SLEEP instruction, the device will immediately wake up from sleep. The SLEEP instruction will be completely executed before the wake-up. Therefore, the WDT and WDT postscaler will be cleared, the TO bit will be set and the PD bit will be cleared.

Even if the flag bits were checked before executing a SLEEP instruction, it may be possible for flag bits to become set before the SLEEP instruction completes. To determine whether a SLEEP instruction executed, test the PD bit. If the PD bit is set, the SLEEP instruction was executed as a NOP

To ensure that the WDT is cleared, a CLRWDT instruction should be executed before a SLEEP instruction.

### FIGURE 11-14: WAKE-UP FROM SLEEP THROUGH INTERRUPT



Note 1: XT, HS or LP oscillator mode assumed.

- 2: Tost = 1024Tosc (drawing not to scale) This delay will not be there for RC osc mode.
- 3: GIE = '1' assumed. In this case after wake- up, the processor jumps to the interrupt routine. If GIE = '0', execution will continue in-line.
- 4: CLKOUT is not available in these osc modes, but shown here for timing reference.

# 11.14 Program Verification/Code Protection

If the code protection bit(s) have not been programmed, the on-chip program memory can be read out for verification purposes.

**Note:** Microchip Technology does not recommend code protecting windowed devices.

#### 11.15 ID Locations

Four memory locations (2000h - 2003h) are designated as ID locations where the user can store checksum or other code-identification numbers. These locations are not accessible during normal execution but are readable and writable during program/verify. It is recommended that only the 4 least significant bits of the ID location are used.

For ROM devices, these values are submitted along with the ROM code.

## 11.16 In-Circuit Serial Programming

PIC16CXXX microcontrollers can be serially programmed while in the end application circuit. This is simply done with two lines for clock and data, and three other lines for power, ground and the programming voltage. This allows customers to manufacture boards with unprogrammed devices, and then program the microcontroller just before shipping the product. This also allows the most recent firmware or a custom firmware to be programmed.

For complete details of serial programming, please refer to the In-Circuit Serial Programming (ICSP™) Guide, (DS30277B).

#### 12.0 INSTRUCTION SET SUMMARY

Each PIC16CXXX instruction is a 14-bit word divided into an OPCODE which specifies the instruction type and one or more operands which further specify the operation of the instruction. The PIC16CXX instruction set summary in Table 12-2 lists **byte-oriented**, **bit-oriented**, and **literal and control** operations. Table 12-1 shows the opcode field descriptions.

For **byte-oriented** instructions, 'f' represents a file register designator and 'd' represents a destination designator. The file register designator specifies which file register is to be used by the instruction.

The destination designator specifies where the result of the operation is to be placed. If 'd' is zero, the result is placed in the W register. If 'd' is one, the result is placed in the file register specified in the instruction.

For **bit-oriented** instructions, 'b' represents a bit field designator which selects the number of the bit affected by the operation, while 'f' represents the number of the file in which the bit is located.

For **literal and control** operations, 'k' represents an eight or eleven bit constant or literal value.

TABLE 12-1: OPCODE FIELD DESCRIPTIONS

| Field | Description                                                                                                                                                                   |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| f     | Register file address (0x00 to 0x7F)                                                                                                                                          |
| W     | Working register (accumulator)                                                                                                                                                |
| b     | Bit address within an 8-bit file register                                                                                                                                     |
| k     | Literal field, constant data or label                                                                                                                                         |
| x     | Don't care location (= 0 or 1) The assembler will generate code with x = 0. It is the recommended form of use for compatibility with all Microchip Technology software tools. |
| d     | Destination select; d = 0: store result in W,<br>d = 1: store result in file register f.<br>Default is d = 1                                                                  |
| PC    | Program Counter                                                                                                                                                               |
| TO    | Time-out bit                                                                                                                                                                  |
| PD    | Power-down bit                                                                                                                                                                |

The instruction set is highly orthogonal and is grouped into three basic categories:

- · Byte-oriented operations
- · Bit-oriented operations
- · Literal and control operations

All instructions are executed within one single instruction cycle, unless a conditional test is true or the program counter is changed as a result of an instruction. In this case, the execution takes two instruction cycles with the second cycle executed as a NOP. One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 4 MHz, the normal instruction execution time is 1  $\mu s$ . If a conditional test is true or the program counter is changed as a result of an instruction, the instruction execution time is 2  $\mu s$ .

Table 12-2 lists the instructions recognized by the MPASM assembler.

Figure 12-1 shows the general formats that the instructions can have.

Note: To maintain upward compatibility with future PIC16CXXX products, <u>do not use</u> the OPTION and TRIS instructions.

All examples use the following format to represent a hexadecimal number:

0xhh

where h signifies a hexadecimal digit.

# FIGURE 12-1: GENERAL FORMAT FOR INSTRUCTIONS



A description of each instruction is available in the PICmicro $^{\text{TM}}$  Mid-Range Reference Manual, (DS33023).

TABLE 12-2: PIC16CXXX INSTRUCTION SET

| Mnemonic,                             |        | Description                                            | Cycles |     | 14-Bit | Opcode | •    | Status   | Notes |
|---------------------------------------|--------|--------------------------------------------------------|--------|-----|--------|--------|------|----------|-------|
| Operands                              |        |                                                        |        | MSb |        |        | LSb  | Affected |       |
| BYTE-ORIE                             | NTED I | FILE REGISTER OPERATIONS                               |        |     |        |        |      |          |       |
| ADDWF                                 | f, d   | Add W and f                                            | 1      | 00  | 0111   | dfff   | ffff | C,DC,Z   | 1,2   |
| ANDWF                                 | f, d   | AND W with f                                           | 1      | 0.0 | 0101   | dfff   | ffff | Z        | 1,2   |
| CLRF                                  | f      | Clear f                                                | 1      | 00  | 0001   | lfff   | ffff | Z        | 2     |
| CLRW                                  | -      | Clear W                                                | 1      | 00  | 0001   | 0xxx   | xxxx | Z        |       |
| COMF                                  | f, d   | Complement f                                           | 1      | 00  | 1001   | dfff   | ffff | Z        | 1,2   |
| DECF                                  | f, d   | Decrement f                                            | 1      | 00  | 0011   | dfff   | ffff | Z        | 1,2   |
| DECFSZ                                | f, d   | Decrement f, Skip if 0                                 | 1(2)   | 00  | 1011   | dfff   | ffff |          | 1,2,3 |
| INCF                                  | f, d   | Increment f                                            | 1      | 00  | 1010   | dfff   | ffff | Z        | 1,2   |
| INCFSZ                                | f, d   | Increment f, Skip if 0                                 | 1(2)   | 00  | 1111   | dfff   | ffff |          | 1,2,3 |
| IORWF                                 | f, d   | Inclusive OR W with f                                  | 1      | 00  | 0100   | dfff   | ffff | Z        | 1,2   |
| MOVF                                  | f, d   | Move f                                                 | 1      | 00  | 1000   | dfff   | ffff | Z        | 1,2   |
| MOVWF                                 | f      | Move W to f                                            | 1      | 00  | 0000   | lfff   | ffff |          |       |
| NOP                                   | -      | No Operation                                           | 1      | 00  | 0000   | 0xx0   | 0000 |          |       |
| RLF                                   | f, d   | Rotate Left f through Carry                            | 1      | 0.0 | 1101   | dfff   | ffff | C        | 1,2   |
| RRF                                   | f, d   | Rotate Right f through Carry                           | 1      | 0.0 | 1100   | dfff   | ffff | С        | 1,2   |
| SUBWF                                 | f, d   | Subtract W from f                                      | 1      | 00  | 0010   | dfff   | ffff | C,DC,Z   | 1,2   |
| SWAPF                                 | f, d   | Swap nibbles in f                                      | 1      | 00  | 1110   | dfff   | ffff |          | 1,2   |
| XORWF                                 | f, d   | Exclusive OR W with f                                  | 1      | 00  | 0110   | dfff   | ffff | Z        | 1,2   |
| BIT-ORIENTED FILE REGISTER OPERATIONS |        |                                                        |        |     |        |        |      |          |       |
| BCF                                   | f, b   | Bit Clear f                                            | 1      | 01  | 00bb   | bfff   | ffff |          | 1,2   |
| BSF                                   | f, b   | Bit Set f                                              | 1      | 01  | 01bb   | bfff   | ffff |          | 1,2   |
| BTFSC                                 | f, b   | Bit Test f, Skip if Clear                              | 1 (2)  | 01  | 10bb   | bfff   | ffff |          | 3     |
| BTFSS                                 | f, b   | Bit Test f, Skip if Set                                | 1 (2)  | 01  | 11bb   | bfff   | ffff |          | 3     |
| LITERAL AND CONTROL OPERATIONS        |        |                                                        |        |     |        |        |      |          |       |
| ADDLW                                 | k      | Add literal and W                                      | 1      | 11  | 111x   | kkkk   | kkkk | C,DC,Z   |       |
| ANDLW                                 | k      | AND literal with W                                     | 1      | 11  | 1001   | kkkk   | kkkk | Z        |       |
| CALL                                  | k      | Call subroutine                                        | 2      | 10  | 0kkk   | kkkk   | kkkk |          |       |
| CLRWDT                                | -      | Clear Watchdog Timer                                   | 1      | 0.0 | 0000   | 0110   | 0100 | TO,PD    |       |
| GOTO                                  | k      | Go to address                                          | 2      | 10  | 1kkk   | kkkk   | kkkk |          |       |
| IORLW                                 | k      | Inclusive OR literal with W                            | 1      | 11  | 1000   | kkkk   | kkkk | Z        |       |
| MOVLW                                 | k      | Move literal to W                                      | 1      | 11  | 00xx   | kkkk   | kkkk |          |       |
| RETFIE                                | -      | Return from interrupt                                  | 2      | 0.0 | 0000   | 0000   | 1001 |          |       |
| RETLW                                 | k      | Return with literal in W                               | 2      | 11  | 01xx   | kkkk   | kkkk |          |       |
| RETURN                                | -      | Return from Subroutine                                 | 2      | 0.0 | 0000   | 0000   | 1000 |          |       |
| SLEEP                                 | -      | Go into standby mode                                   | 1      | 0.0 | 0000   | 0110   | 0011 | TO,PD    |       |
| SUBLW                                 | k      | Subtract W from literal                                | 1      | 11  |        | kkkk   |      | C,DC,Z   |       |
| XORLW                                 | k      | Exclusive OR literal with W                            | 1      | 11  |        | kkkk   |      | Z Z      |       |
|                                       |        | I/O register is modified as a function of itself ( a g |        |     |        |        |      |          |       |

Note 1: When an I/O register is modified as a function of itself (e.g., MOVF PORTB, 1), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'.

<sup>2:</sup> If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared if assigned to the Timer0 Module.

<sup>3:</sup> If Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP.

### 13.0 DEVELOPMENT SUPPORT

## 13.1 Development Tools

The PICmicro™ microcontrollers are supported with a full range of hardware and software development tools:

- PICMASTER®/PICMASTER CE Real-Time In-Circuit Emulator
- ICEPIC™ Low-Cost PIC16C5X and PIC16CXXX In-Circuit Emulator
- PRO MATE® II Universal Programmer
- PICSTART® Plus Entry-Level Prototype Programmer
- PICDEM-1 Low-Cost Demonstration Board
- PICDEM-2 Low-Cost Demonstration Board
- PICDEM-3 Low-Cost Demonstration Board
- MPASM Assembler
- MPLAB™ SIM Software Simulator
- MPLAB-C17 (C Compiler)
- Fuzzy Logic Development System (fuzzyTECH®-MP)

# 13.2 PICMASTER: High Performance Universal In-Circuit Emulator with MPLAB IDE

The PICMASTER Universal In-Circuit Emulator is intended to provide the product development engineer with a complete microcontroller design tool set for all microcontrollers in the PIC14C000, PIC12CXXX, PIC16C5X, PIC16CXXX and PIC17CXX families. PICMASTER is supplied with the MPLAB™ Integrated Development Environment (IDE), which allows editing, "make" and download, and source debugging from a single environment.

Interchangeable target probes allow the system to be easily reconfigured for emulation of different processors. The universal architecture of the PICMASTER allows expansion to support all new Microchip microcontrollers.

The PICMASTER Emulator System has been designed as a real-time emulation system with advanced features that are generally found on more expensive development tools. The PC compatible 386 (and higher) machine platform and Microsoft Windows<sup>®</sup> 3.x environment were chosen to best make these features available to you, the end user.

A CE compliant version of PICMASTER is available for European Union (EU) countries.

#### 13.3 <u>ICEPIC: Low-Cost PICmicro™</u> In-Circuit Emulator

ICEPIC is a low-cost in-circuit emulator solution for the Microchip PIC12CXXX, PIC16C5X and PIC16CXXX families of 8-bit OTP microcontrollers.

ICEPIC is designed to operate on PC-compatible machines ranging from 286-AT $^{\odot}$  through Pentium $^{\top M}$  based machines under Windows 3.x environment. ICEPIC features real time, non-intrusive emulation.

### 13.4 PRO MATE II: Universal Programmer

The PRO MATE II Universal Programmer is a full-featured programmer capable of operating in stand-alone mode as well as PC-hosted mode. PRO MATE II is CE compliant.

The PRO MATE II has programmable VDD and VPP supplies which allows it to verify programmed memory at VDD min and VDD max for maximum reliability. It has an LCD display for displaying error messages, keys to enter commands and a modular detachable socket assembly to support various package types. In standalone mode the PRO MATE II can read, verify or program PIC12CXXX, PIC14C000, PIC16C5X, PIC16CXXX and PIC17CXX devices. It can also set configuration and code-protect bits in this mode.

## 13.5 <u>PICSTART Plus Entry Level</u> Development System

The PICSTART programmer is an easy-to-use, low-cost prototype programmer. It connects to the PC via one of the COM (RS-232) ports. MPLAB Integrated Development Environment software makes using the programmer simple and efficient. PICSTART Plus is not recommended for production programming.

PICSTART Plus supports all PIC12CXXX, PIC14C000, PIC16C5X, PIC16CXXX and PIC17CXX devices with up to 40 pins. Larger pin count devices such as the PIC16C923, PIC16C924 and PIC17C756 may be supported with an adapter socket. PICSTART Plus is CE compliant.

## 13.6 <u>PICDEM-1 Low-Cost PICmicro</u> Demonstration Board

The PICDEM-1 is a simple board which demonstrates the capabilities of several of Microchip's microcontrollers. The microcontrollers supported are: PIC16C5X (PIC16C54 to PIC16C58A), PIC16C61, PIC16C62X, PIC16C71, PIC16C8X, PIC17C42, PIC17C43 and PIC17C44. All necessary hardware and software is included to run basic demo programs. The users can program the sample microcontrollers provided with the PICDEM-1 board, on a PRO MATE II or PICSTART-Plus programmer, and easily test firmware. The user can also connect the PICDEM-1 board to the PICMASTER emulator and download the firmware to the emulator for testing. Additional prototype area is available for the user to build some additional hardware and connect it to the microcontroller socket(s). Some of the features include an RS-232 interface, a potentiometer for simulated analog input, push-button switches and eight LEDs connected to PORTB.

# 13.7 PICDEM-2 Low-Cost PIC16CXXX Demonstration Board

The PICDEM-2 is a simple demonstration board that supports the PIC16C62, PIC16C64, PIC16C65, PIC16C73 and PIC16C74 microcontrollers. All the necessary hardware and software is included to run the basic demonstration programs. The user can program the sample microcontrollers provided with the PICDEM-2 board, on a PRO MATE II programmer or PICSTART-Plus, and easily test firmware. The PICMASTER emulator may also be used with the PICDEM-2 board to test firmware. Additional prototype area has been provided to the user for adding additional hardware and connecting it to the microcontroller socket(s). Some of the features include a RS-232 interface, push-button switches, a potentiometer for simulated analog input, a Serial EEPROM to demonstrate usage of the I<sup>2</sup>C bus and separate headers for connection to an LCD module and a keypad.

# 13.8 PICDEM-3 Low-Cost PIC16CXXX Demonstration Board

The PICDEM-3 is a simple demonstration board that supports the PIC16C923 and PIC16C924 in the PLCC package. It will also support future 44-pin PLCC microcontrollers with a LCD Module. All the necessary hardware and software is included to run the basic demonstration programs. The user can program the sample microcontrollers provided with the PICDEM-3 board, on a PRO MATE II programmer or PICSTART Plus with an adapter socket, and easily test firmware. The PICMASTER emulator may also be used with the PICDEM-3 board to test firmware. Additional prototype area has been provided to the user for adding hardware and connecting it to the microcontroller socket(s). Some of the features include

an RS-232 interface, push-button switches, a potentiometer for simulated analog input, a thermistor and separate headers for connection to an external LCD module and a keypad. Also provided on the PICDEM-3 board is an LCD panel, with 4 commons and 12 segments, that is capable of displaying time, temperature and day of the week. The PICDEM-3 provides an additional RS-232 interface and Windows 3.1 software for showing the demultiplexed LCD signals on a PC. A simple serial interface allows the user to construct a hardware demultiplexer for the LCD signals.

# 13.9 MPLAB™ Integrated Development Environment Software

The MPLAB IDE Software brings an ease of software development previously unseen in the 8-bit microcontroller market. MPLAB is a windows based application which contains:

- A full featured editor
- · Three operating modes
  - editor
- emulator
- simulator
- · A project manager
- · Customizable tool bar and key mapping
- · A status bar with project information
- · Extensive on-line help

MPLAB allows you to:

- Edit your source files (either assembly or 'C')
- One touch assemble (or compile) and download to PICmicro tools (automatically updates all project information)
- · Debug using:
- source files
- absolute listing file
- Transfer data dynamically via DDE (soon to be replaced by OLE)
- · Run up to four emulators on the same PC

The ability to use MPLAB with Microchip's simulator allows a consistent platform and the ability to easily switch from the low cost simulator to the full featured emulator with minimal retraining due to development tools.

#### 13.10 Assembler (MPASM)

The MPASM Universal Macro Assembler is a PC-hosted symbolic assembler. It supports all micro-controller series including the PIC12C5XX, PIC14000, PIC16C5X, PIC16CXXX, and PIC17CXX families.

MPASM offers full featured Macro capabilities, conditional assembly, and several source and listing formats. It generates various object code formats to support Microchip's development tools as well as third party programmers.

MPASM allows full symbolic debugging from PICMASTER, Microchip's Universal Emulator System.

MPASM has the following features to assist in developing software for specific use applications.

- Provides translation of Assembler source code to object code for all Microchip microcontrollers.
- · Macro assembly capability.
- Produces all the files (Object, Listing, Symbol, and special) required for symbolic debug with Microchip's emulator systems.
- Supports Hex (default), Decimal and Octal source and listing formats.

MPASM provides a rich directive language to support programming of the PICmicro. Directives are helpful in making the development of your assemble source code shorter and more maintainable.

### 13.11 Software Simulator (MPLAB-SIM)

The MPLAB-SIM Software Simulator allows code development in a PC host environment. It allows the user to simulate the PICmicro series microcontrollers on an instruction level. On any given instruction, the user may examine or modify any of the data areas or provide external stimulus to any of the pins. The input/output radix can be set by the user and the execution can be performed in; single step, execute until break, or in a trace mode.

MPLAB-SIM fully supports symbolic debugging using MPLAB-C and MPASM. The Software Simulator offers the low cost flexibility to develop and debug code outside of the laboratory environment making it an excellent multi-project software development tool.

#### 13.12 C Compiler (MPLAB-C17)

The MPLAB-C Code Development System is a complete 'C' compiler and integrated development environment for Microchip's PIC17CXXX family of microcontrollers. The compiler provides powerful integration capabilities and ease of use not found with other compilers.

For easier source level debugging, the compiler provides symbol information that is compatible with the MPLAB IDE memory display.

# 13.13 <u>Fuzzy Logic Development System</u> (fuzzyTECH-MP)

fuzzyTECH-MP fuzzy logic development tool is available in two versions - a low cost introductory version, MP Explorer, for designers to gain a comprehensive working knowledge of fuzzy logic system design; and a full-featured version, fuzzyTECH-MP, Edition for implementing more complex systems.

Both versions include Microchip's *fuzzy*LAB™ demonstration board for hands-on experience with fuzzy logic systems implementation.

# 13.14 <u>MP-DriveWay™ – Application Code</u> Generator

MP-DriveWay is an easy-to-use Windows-based Application Code Generator. With MP-DriveWay you can visually configure all the peripherals in a PICmicro device and, with a click of the mouse, generate all the initialization and many functional code modules in C language. The output is fully compatible with Microchip's MPLAB-C C compiler. The code produced is highly modular and allows easy integration of your own code. MP-DriveWay is intelligent enough to maintain your code through subsequent code generation.

# 13.15 <u>SEEVAL® Evaluation and</u> <u>Programming System</u>

The SEEVAL SEEPROM Designer's Kit supports all Microchip 2-wire and 3-wire Serial EEPROMs. The kit includes everything necessary to read, write, erase or program special features of any Microchip SEEPROM product including Smart Serials<sup>TM</sup> and secure serials. The Total Endurance<sup>TM</sup> Disk is included to aid in trade-off analysis and reliability calculations. The total kit can significantly reduce time-to-market and result in an optimized system.

## 13.16 <u>KEELoq® Evaluation and</u> Programming Tools

KEELOQ evaluation and programming tools support Microchips HCS Secure Data Products. The HCS evaluation kit includes an LCD display to show changing codes, a decoder to decode transmissions, and a programming interface to program test transmitters.

TABLE 13-1 DEVELOPMENT TOOLS FROM MICROCHIP

|                                                            | PIC12C5XX | C12C5XX PIC14000 | PIC16C5X    | PIC16CXXX | PIC16C6X | PIC16C6X PIC16C7XX PIC16C8X PIC16C9XX PIC17C4X | PIC16C8X    | PIC16C9XX   | PIC17C4X | PIC17C7XX        | 24CXX<br>25CXX<br>93CXX | HCSXXX |
|------------------------------------------------------------|-----------|------------------|-------------|-----------|----------|------------------------------------------------|-------------|-------------|----------|------------------|-------------------------|--------|
| <b>EMULATOR PRODUCTS</b>                                   | UCTS      |                  |             |           |          |                                                |             |             |          |                  |                         |        |
| PICMASTER®/<br>PICMASTER-CE<br>In-Circuit Emulator         | >         | >                | >           | >         | >        | >                                              | >           | >           | >        | (PIC17C75X only) |                         |        |
| MPLAB™-ICE                                                 |           |                  |             |           |          |                                                |             |             |          | <b>&gt;</b>      |                         |        |
| ICEPIC™ Low-Cost<br>In-Circuit Emulator                    | >         |                  | >           | >         | >        | ^                                              | >           | ^           |          |                  |                         |        |
| SOFTWARE PRODUCTS                                          | UCTS      |                  |             |           |          |                                                |             |             |          |                  |                         |        |
| MPLAB™<br>Integrated<br>Development<br>Environment         | >         | >                | >           | >         | >        | >                                              | >           | >           | >        | >                |                         |        |
| MPLAB™ C17<br>Compiler                                     |           |                  |             |           |          |                                                |             |             | >        | ^                |                         |        |
| fuzzyTECH®-MP<br>Explorer/Edition<br>Fuzzy Logic Dev. Tool | >         | >                | >           | >         | >        | >                                              | >           | >           | >        |                  |                         |        |
| MP-DriveWay™<br>Applications<br>Code Generator             |           |                  | >           | >         | <b>,</b> | ^                                              | <b>&gt;</b> | ^           | >        |                  |                         |        |
| Total Endurance™<br>Software Model                         |           |                  |             |           |          |                                                |             |             |          |                  | >                       |        |
| <b>PROGRAMMERS</b>                                         |           |                  |             |           |          |                                                |             |             |          |                  |                         |        |
| PICSTART®Plus<br>Low-Cost<br>Universal Dev. Kit            | >         | >                | >           | >         | ^        | <i>^</i>                                       | >           | <b>&gt;</b> | >        | >                |                         |        |
| PRO MATE <sup>®</sup> II<br>Universal Programmer           | >         | >                | >           | >         | >        | >                                              | >           | >           | >        | >                | >                       | >      |
| KEELOQ® Programmer                                         |           |                  |             |           |          |                                                |             |             |          |                  |                         | >      |
| DEMO BOARDS                                                |           |                  |             |           |          |                                                |             |             |          |                  |                         |        |
| SEEVAL® Designers Kit                                      |           |                  |             |           |          |                                                |             |             |          |                  | >                       |        |
| PICDEM-1                                                   |           |                  | <b>&gt;</b> | ^         |          |                                                | ^           |             | ^        |                  |                         |        |
| PICDEM-2                                                   |           |                  |             |           | ^        | /                                              |             |             |          |                  |                         |        |
| PICDEM-3                                                   |           |                  |             |           |          |                                                |             | >           |          |                  |                         |        |

### 14.0 ELECTRICAL CHARACTERISTICS

# Absolute Maximum Ratings (†)

| Absolute maximum Natings                                               |                      |
|------------------------------------------------------------------------|----------------------|
| Ambient temperature under bias                                         | 55°C to +125°C       |
| Storage temperature                                                    | 65°C to +150°C       |
| Voltage on any pin with respect to Vss (except VDD, MCLR, and RA4)     | 0.3V to (VDD + 0.3V) |
| Voltage on VDD with respect to Vss                                     | 0.3V to +7.5V        |
| Voltage on MCLR with respect to Vss (Note 2)                           | 0V to +13.25V        |
| Voltage on RA4 with respect to Vss                                     | 0V to +8.5V          |
| Total power dissipation (Note 1)                                       | 1.0W                 |
| Maximum current out of Vss pin                                         | 300 mA               |
| Maximum current into VDD pin                                           | 250 mA               |
| Input clamp current, lik (VI < 0 or VI > VDD)                          | ±20 mA               |
| Output clamp current, loκ (Vo < 0 or Vo > VDD)                         | ±20 mA               |
| Maximum output current sunk by any I/O pin                             | 25 mA                |
| Maximum output current sourced by any I/O pin                          | 25 mA                |
| Maximum current sunk by PORTA, PORTB, and PORTE (Note 3) (combined)    | 200 mA               |
| Maximum current sourced by PORTA, PORTB, and PORTE (Note 3) (combined) | 200 mA               |
| Maximum current sunk by PORTC and PORTD (Note 3) (combined)            | 200 mA               |
| Maximum current sourced by PORTC and PORTD (Note 3) (combined)         | 200 mA               |
|                                                                        |                      |

- Note 1: Power dissipation is calculated as follows: Pdis = VDD x {IDD  $\Sigma$  IDH} +  $\Sigma$  {(VDD-VOH) x IDH} +  $\Sigma$ (VOI x IDL)
- Note 2: Voltage spikes below Vss at the MCLR/VPP pin, inducing currents greater than 80 mA, may cause latch-up. Thus, a series resistor of 50-100Ω should be used when applying a "low" level to the MCLR/VPP pin rather than pulling this pin directly to Vss.
- Note 3: PORTD and PORTE not available on the PIC16C63A/73B.

† NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

TABLE 14-1: CROSS REFERENCE OF DEVICE SPECS FOR OSCILLATOR MODES AND FREQUENCIES OF OPERATION (COMMERCIAL DEVICES)

| osc | PIC16C63A-04<br>PIC16C65B-04<br>PIC16C73B-04<br>PIC16C74B-04                                                | PIC16C63A-20<br>PIC16C65B-20<br>PIC16C73B-20<br>PIC16C74B-20                                  | PIC16LC63A-04<br>PIC16LC65B-04<br>PIC16LC73B-04<br>PIC16LC74B-04                                        | Windowed (JW) Devices                                                                                 |
|-----|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|
| RC  | VDD: 4.0V to 5.5V<br>IDD: 5 mA max. at 5.5V<br>IPD: 16 μA max. at 4V<br>Freq: 4 MHz max.                    | VDD: 4.5V to 5.5V<br>IDD: 2.7 mA typ. at 5.5V<br>IPD: 1.5 μA typ. at 4V<br>Freq: 4 MHz max.   | VDD: 2.5V to 5.5V<br>IDD: 3.8 mA max. at 3V<br>IPD: 5 μA max. at 3V<br>Freq: 4 MHz max.                 | VDD: 2.5V to 5.5V<br>IDD: 3.8 mA max. at 3V<br>IPD: 5 μA max. at 3V<br>Freq: 4 MHz max.               |
| XT  | VDD: 4.0V to 5.5V<br>IDD: 5 mA max. at 5.5V<br>IPD: 16 μA max. at 4V<br>Freq: 4 MHz max.                    | VDD: 4.5V to 5.5V<br>IDD: 2.7 mA typ. at 5.5V<br>IPD: 1.5 μA typ. at 4V<br>Freq: 4 MHz max.   | VDD: 2.5V to 5.5V<br>IDD: 3.8 mA max. at 3V<br>IPD: 5 μA max. at 3V<br>Freq: 4 MHz max.                 | VDD: 2.5V to 5.5V<br>IDD: 3.8 mA max. at 3V<br>IPD: 5 μA max. at 3V<br>Freq: 4 MHz max.               |
| HS  | VDD: 4.5V to 5.5V<br>IDD: 13.5 mA typ. at 5.5V<br>IPD: 1.5 μA typ. at 4.5V<br>Freq: 4 MHz max.              | VDD: 4.5V to 5.5V<br>IDD: 20 mA max. at 5.5V<br>IPD: 1.5 μA typ. at 4.5V<br>Freq: 20 MHz max. | Not recommended for use in HS mode                                                                      | VDD: 4.5V to 5.5V<br>IDD: 20 mA max. at 5.5V<br>IPD: 1.5 µA typ. at 4.5V<br>Freq: 20 MHz max.         |
| LP  | VDD: 4.0V to 5.5V<br>IDD: 52.5 μA typ.<br>at 32 kHz, 4.0V<br>IPD: 0.9 μA typ. at 4.0V<br>Freq: 200 kHz max. | Not recommended for use in LP mode                                                            | VDD: 2.5V to 5.5V<br>IDD: 48 μA max. at 32 kHz,<br>3.0V<br>IPD: 5 μA max. at 3.0V<br>Freq: 200 kHz max. | VDD: 2.5V to 5.5V IDD: 48 $\mu$ A max. at 32 kHz, 3.0V IPD: 5 $\mu$ A max. at 3.0V Freq: 200 kHz max. |

The shaded sections indicate oscillator selections which are tested for functionality, but not for MIN/MAX specifications. It is recommended that the user select the device type that ensures the specifications required.

# 14.1 DC Characteristics: PIC16C63A/65B/73B/74B-04 (Commercial, Industrial, Extended) PIC16C6A/65B/73B/74B-20 (Commercial, Industrial, Extended)

#### Standard Operating Conditions (unless otherwise stated) Operating temperature $0^{\circ}C \leq TA \leq +70^{\circ}C$ for commercial DC CHARACTERISTICS -40°C ≤ TA ≤ +85°C for industrial $-40^{\circ}C \leq TA \leq +125^{\circ}C$ for extended Conditions Param Svm Characteristic Min Typt Max Units No. D001 ٧ XT. RC and LP osc mode VDD Supply Voltage 4.0 5.5 D001A 4.5 5.5 V HS osc mode BOR enabled (Note 7) VBOR\* 5.5 V D002\* VDR **RAM Data Retention** 1.5 V Voltage (Note 1) D003 **VPOR** VDD Start Voltage to Vss V See section on Power-on Reset for details ensure internal Power-on Reset signal D004\* Vpp Rise Rate to PWRT enabled (PWRTE bit clear) SVDD 0.05 V/ms D004A\* TBD PWRT disabled (PWRTE bit set) ensure internal Power-on Reset signal See section on Power-on Reset for details ٧ D005 **VBOR Brown-out Reset** 3.65 4.35 BODEN bit set voltage trip point D010 XT. RC osc modes חח **Supply Current** 2.7 5 mΑ (Note 2, 5) FOSC = 4 MHz. VDD = 5.5V (Note 4) D013 10 20 HS osc mode mΑ Fosc = 20 MHz, VDD = 5.5 VD020 IPD **Power-down Current** 10.5 42 VDD = 4.0V, WDT enabled, -40°C to +85°C μΑ (Note 3, 5) 1.5 16 цΑ VDD = 4.0V. WDT disabled, $0^{\circ}$ C to $+70^{\circ}$ C D021 1.5 19 VDD = 4.0V. WDT disabled.-40°C to +85°C цΑ D021B 2.5 19 VDD = 4.0V, WDT disabled,-40°C to +125°C μΑ **Module Differential** Current (Note 6) D022\* Alwdt Watchdog Timer 20 6.0 μΑ WDTE bit set, VDD = 4.0V Brown-out Reset 425 BODEN bit set, VDD = 5.0V D022A\* ΔIBOR 350 μA

- \* These parameters are characterized but not tested.
- † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.
- Note1: This is the limit to which VDD can be lowered without losing RAM data.
  - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption.
    - The test conditions for all IDD measurements in active operation mode are:
    - OSC1 = external square wave, from rail to rail; all I/O pins tristated, pulled to VDD,
    - MCLR = VDD; WDT enabled/disabled as specified.
  - 3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and Vss.
  - 4: For RC osc mode, current through Rext is not included. The current through the resistor can be estimated by the formula Ir = VDD/2Rext (mA) with Rext in kOhm.
  - 5: Timer1 oscillator (when enabled) adds approximately 20 μA to the specification. This value is from characterization and is for design guidance only. This is not tested.
  - 6: The Δ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement.
  - 7: When BOR is enabled, the device will operate correctly until the VBOR voltage trip point is reached.

### 14.2 DC Characteristics: PIC16LC63A/65B/73B/74B-04 (Commercial, Industrial)

|                    |               |                                                                  | Standa                                                                      | rd Ope | rating (                          | Conditi | ons (unless otherwise stated)                                                                          |  |
|--------------------|---------------|------------------------------------------------------------------|-----------------------------------------------------------------------------|--------|-----------------------------------|---------|--------------------------------------------------------------------------------------------------------|--|
| DC CHARACTERISTICS |               |                                                                  | Operating temperature $0^{\circ}C \leq TA \leq +70^{\circ}C$ for commercial |        |                                   |         |                                                                                                        |  |
|                    |               |                                                                  |                                                                             |        | -40°C ≤ TA ≤ +85°C for industrial |         |                                                                                                        |  |
| Param<br>No.       | Sym           | Characteristic                                                   | Min                                                                         | Typ†   | Max                               | Units   | Conditions                                                                                             |  |
| D001               | VDD           | Supply Voltage                                                   | 2.5<br>VBOR*                                                                | -      | 5.5<br>5.5                        | V       | LP, XT, RC osc modes (DC - 4 MHz)<br>BOR enabled (Note 7)                                              |  |
| D002*              | VDR           | RAM Data Retention<br>Voltage (Note 1)                           | -                                                                           | 1.5    | -                                 | V       | BOTT ETIABLES (Note 1)                                                                                 |  |
| D003               | VPOR          | VDD Start Voltage to<br>ensure internal<br>Power-on Reset signal | -                                                                           | Vss    | -                                 | V       | See section on Power-on Reset for details                                                              |  |
| D004*<br>D004A*    | SVDD          | VDD Rise Rate to<br>ensure internal<br>Power-on Reset signal     | 0.05<br>TBD                                                                 | -      | -                                 | V/ms    | PWRT enabled (PWRTE bit clear) PWRT disabled (PWRTE bit set) See section on Power-on Reset for details |  |
| D005               | VBOR          | Brown-out Reset voltage trip point                               | 3.65                                                                        | -      | 4.35                              | V       | BODEN bit set                                                                                          |  |
| D010               | IDD           | Supply Current<br>(Note 2, 5)                                    | -                                                                           | 2.0    | 3.8                               | mA      | XT, RC osc modes<br>FOSC = 4 MHz, VDD = 3.0V (Note 4)                                                  |  |
| D010A              |               |                                                                  | -                                                                           | 22.5   | 48                                | μА      | LP osc mode<br>FOSC = 32 kHz, VDD = 3.0V, WDT disabled                                                 |  |
| D020               | IPD           | Power-down Current                                               | -                                                                           | 7.5    | 30                                | μΑ      | VDD = 3.0V, WDT enabled, -40°C to +85°C                                                                |  |
| D021               |               | (Note 3, 5)                                                      | -                                                                           | 0.9    | 5                                 | μΑ      | VDD = 3.0V, WDT disabled, 0°C to +70°C                                                                 |  |
| D021A              |               |                                                                  | -                                                                           | 0.9    | 5                                 | μΑ      | VDD = 3.0V, WDT disabled, -40°C to +85°C                                                               |  |
|                    |               | Module Differential<br>Current (Note 6)                          |                                                                             |        |                                   |         |                                                                                                        |  |
| D022*              | $\Delta IWDT$ | Watchdog Timer                                                   | -                                                                           | 6.0    | 20                                | μΑ      | WDTE bit set, VDD = 4.0V                                                                               |  |
| D022A*             | $\Delta IBOR$ | Brown-out Reset                                                  | -                                                                           | 350    | 425                               | μΑ      | BODEN bit set, VDD = 5.0V                                                                              |  |

- \* These parameters are characterized but not tested.
- † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.
- Note1: This is the limit to which VDD can be lowered without losing RAM data.
  - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption.

The test conditions for all IDD measurements in active operation mode are:

OSC1 = external square wave, from rail to rail; all I/O pins tristated, pulled to VDD,

MCLR = VDD; WDT enabled/disabled as specified.

- 3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and Vss.
- 4: For RC osc mode, current through Rext is not included. The current through the resistor can be estimated by the formula Ir = VDD/2Rext (mA) with Rext in kOhm.
- Timer1 oscillator (when enabled) adds approximately 20 μA to the specification. This value is from characterization and is for design guidance only. This is not tested.
- 6: The Δ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement.
- 7: When BOR is enabled, the device will operate correctly until the VBOR voltage trip point is reached..

© 1998 Microchip Technology Inc. Preliminary DS30605A-page 103

#### 14.3 DC Characteristics:

PIC16C63A/65B/73B/74B-04 (Commercial, Industrial, Extended) PIC16C63A/65B/73B/74B-20 (Commercial, Industrial, Extended) PIC16LC63A/65B/73B/74B-04 (Commercial, Industrial)

# Standard Operating Conditions (unless otherwise stated)

Operating temperature  $0^{\circ}C \le TA \le +70^{\circ}C$  for commercial  $-40^{\circ}C \le TA \le +85^{\circ}C$  for industrial

 $-40^{\circ}$ C  $\leq$  TA  $\leq$  +125 $^{\circ}$ C for extended

Operating voltage VDD range as described in DC spec Section 14.1 and Section 14.2

|              | and Section 14.2 |                                    |         |      |         |       |                                                                                                |  |  |
|--------------|------------------|------------------------------------|---------|------|---------|-------|------------------------------------------------------------------------------------------------|--|--|
| Param<br>No. | Sym              | Characteristic                     | Min     | Тур† | Max     | Units | Conditions                                                                                     |  |  |
|              |                  | Input Low Voltage                  |         |      |         |       |                                                                                                |  |  |
|              | VIL              | I/O ports                          |         |      |         |       |                                                                                                |  |  |
| D030         |                  | with TTL buffer                    | Vss     | _    | 0.15Vpp | V     | For entire VDD range                                                                           |  |  |
| D030A        |                  |                                    | Vss     | -    | 0.8V    | V     | 4.5V ≤ VDD ≤ 5.5V                                                                              |  |  |
| D031         |                  | with Schmitt Trigger buffer        | Vss     | -    | 0.2Vpp  | V     |                                                                                                |  |  |
| D032         |                  | MCLR, OSC1 (in RC mode)            | Vss     | -    | 0.2Vpp  | V     |                                                                                                |  |  |
| D033         |                  | OSC1 (in XT, HS and LP modes)      | Vss     | -    | 0.3VDD  | V     | Note1                                                                                          |  |  |
|              |                  | ,                                  |         |      |         |       |                                                                                                |  |  |
|              | ViH              | Input High Voltage I/O ports       |         |      |         |       |                                                                                                |  |  |
| D040         | VIH              | with TTL buffer                    | 2.0     | -    | Vpp     | V     | 4.5V < VDD < 5.5V                                                                              |  |  |
| D040A        |                  | with the bullet                    | 0.25VDD | -    | VDD     | V     |                                                                                                |  |  |
| D040A        |                  |                                    | + 0.8V  | -    | VDD     | V     | For entire VDD range                                                                           |  |  |
| D041         |                  | with Schmitt Trigger buffer        | 0.8VDD  | _    | VDD     | V     | For entire VDD range                                                                           |  |  |
| D042         |                  | MCLR                               | 0.8VDD  | -    | VDD     | V     |                                                                                                |  |  |
| D042A        |                  | OSC1 (XT, HS and LP modes)         | 0.7Vdd  | -    | VDD     | V     | Note1                                                                                          |  |  |
| D043         |                  | OSC1 (in RC mode)                  | 0.9Vpd  | -    | VDD     | V     |                                                                                                |  |  |
|              |                  | Input Leakage Current (Notes 2, 3) |         |      |         |       |                                                                                                |  |  |
| D060         | lıL              | I/O ports                          | -       | -    | ±1      | μA    | Vss ≤ Vpin ≤ Vdd,                                                                              |  |  |
|              |                  | •                                  |         |      |         | •     | Pin at hi-impedance                                                                            |  |  |
| D061         |                  | MCLR, RA4/T0CKI                    | -       | -    | ±5      | μΑ    | Vss ≤ Vpin ≤ Vdd                                                                               |  |  |
| D063         |                  | OSC1                               | -       | -    | ±5      | μA    | Vss ≤ Vpin ≤ Vdd,                                                                              |  |  |
|              |                  |                                    |         |      |         |       | XT, HS and LP osc modes                                                                        |  |  |
| D070         | IPURB            | PORTB weak pull-up current         | 50      | 250  | 400     | μΑ    | VDD = 5V, VPIN = VSS                                                                           |  |  |
|              |                  | Output Low Voltage                 |         |      |         |       |                                                                                                |  |  |
| D080         | VoL              | I/O ports                          | -       | -    | 0.6     | V     | IOL = $8.5 \text{ mA}$ , VDD = $4.5 \text{V}$ , $-40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ |  |  |
|              |                  |                                    | -       | -    | 0.6     | V     | IOL = 7.0 mA, VDD = 4.5V,<br>-40°C to +125°C                                                   |  |  |
| D083         |                  | OSC2/CLKOUT (RC osc mode)          | -       | -    | 0.6     | V     | IOL = 1.6 mA, VDD = 4.5V,<br>-40°C to +85°C                                                    |  |  |
|              |                  | ,                                  | -       | -    | 0.6     | V     | IOL = 1.2 mA, VDD = 4.5V,<br>-40°C to +125°C                                                   |  |  |
|              |                  |                                    |         |      |         |       |                                                                                                |  |  |

<sup>\*</sup> These parameters are characterized but not tested.

<sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note1: In RC oscillator mode, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PICmicro be driven with external clock in RC mode.

<sup>2:</sup> The leakage current on the MCLR/VPP pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

<sup>3:</sup> Negative current is defined as current sourced by the pin.

|                    | Standard Operating Conditions (unless otherwise stated) |                          |            |                   |  |  |  |
|--------------------|---------------------------------------------------------|--------------------------|------------|-------------------|--|--|--|
|                    | Operating temperature (                                 | $^{\circ}C \leq TA \leq$ | +70°C      | for commercial    |  |  |  |
| DC CHARACTERISTICS | -40                                                     | $^{\circ}C \leq TA \leq$ | +85°C      | for industrial    |  |  |  |
| DC CHARACTERISTICS | -40                                                     | $^{\circ}C \leq TA \leq$ | +125°C     | for extended      |  |  |  |
|                    | Operating voltage VDD range                             | as describe              | ed in DC s | spec Section 14.1 |  |  |  |

and Section 14.2

|              | and decition 14.2 |                                         |         |      |     |       |                                                                   |  |  |
|--------------|-------------------|-----------------------------------------|---------|------|-----|-------|-------------------------------------------------------------------|--|--|
| Param<br>No. | Sym               | Characteristic                          | Min     | Typ† | Max | Units | Conditions                                                        |  |  |
|              |                   | Output High Voltage                     |         |      |     |       |                                                                   |  |  |
| D090         | Vон               | I/O ports (Note 3)                      | VDD-0.7 | -    | -   | V     | IOH = $-3.0$ mA, VDD = $4.5$ V, $-40$ °C to $+85$ °C              |  |  |
|              |                   |                                         | VDD-0.7 | -    | -   | V     | IOH = $-2.5$ mA, VDD = $4.5$ V, $-40$ °C to $+125$ °C             |  |  |
| D092         |                   | OSC2/CLKOUT (RC osc mode)               | VDD-0.7 | -    | -   | V     | IOH = -1.3 mA, VDD = $4.5V$ , $-40^{\circ}$ C to $+85^{\circ}$ C  |  |  |
|              |                   |                                         | VDD-0.7 | -    | -   | V     | IOH = -1.0 mA, VDD = $4.5V$ , $-40^{\circ}$ C to $+125^{\circ}$ C |  |  |
| D150*        | Vod               | Open-Drain High Voltage                 | -       | -    | 8.5 | V     | RA4 pin                                                           |  |  |
|              |                   | Capacitive Loading Specs on Output Pins |         |      |     |       |                                                                   |  |  |
| D100         | Cosc <sub>2</sub> | OSC2 pin                                | -       | -    | 15  | pF    | In XT, HS and LP modes when external clock is used to drive OSC1. |  |  |
| D101         | Cio               | All I/O pins and OSC2 (in RC mode)      | -       | -    | 50  | pF    |                                                                   |  |  |
| D102         | Cb                | SCL, SDA in I <sup>2</sup> C mode       | -       | -    | 400 | pF    |                                                                   |  |  |

<sup>\*</sup> These parameters are characterized but not tested.

© 1998 Microchip Technology Inc. Preliminary DS30605A-page 105

<sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note1: In RC oscillator mode, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PICmicro be driven with external clock in RC mode.

<sup>2:</sup> The leakage current on the MCLR/VPP pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

<sup>3:</sup> Negative current is defined as current sourced by the pin.

# 14.4 AC (Timing) Characteristics

### 14.4.1 TIMING PARAMETER SYMBOLOGY

The timing parameter symbols have been created following one of the following formats:

| 1. TppS2p             | pS                                      | 3. Tcc:st | (I <sup>2</sup> C specifications only) |
|-----------------------|-----------------------------------------|-----------|----------------------------------------|
| 2. TppS               |                                         | 4. Ts     | (I <sup>2</sup> C specifications only) |
| Т                     |                                         |           |                                        |
| F                     | Frequency                               | Т         | Time                                   |
| Lowerca               | ase letters (pp) and their meanings:    | '         |                                        |
| рр                    |                                         |           |                                        |
| СС                    | CCP1                                    | osc       | OSC1                                   |
| ck                    | CLKOUT                                  | rd        | RD                                     |
| cs                    | <del>CS</del>                           | rw        | RD or WR                               |
| di                    | SDI                                     | sc        | SCK                                    |
| do                    | SDO                                     | SS        | SS                                     |
| dt                    | Data in                                 | tO        | TOCKI                                  |
| io                    | I/O port                                | t1        | T1CKI                                  |
| mc                    | MCLR                                    | wr        | WR                                     |
| Upperca               | ase letters and their meanings:         | •         |                                        |
| S                     |                                         |           |                                        |
| F                     | Fall                                    | P         | Period                                 |
| Н                     | High                                    | R         | Rise                                   |
| I                     | Invalid (Hi-impedance)                  | V         | Valid                                  |
| L                     | Low                                     | Z         | Hi-impedance                           |
| I <sup>2</sup> C only |                                         |           |                                        |
| AA                    | output access                           | High      | High                                   |
| BUF                   | Bus free                                | Low       | Low                                    |
| Tcc:st (              | (I <sup>2</sup> C specifications only)  |           |                                        |
| СС                    | • • • • • • • • • • • • • • • • • • • • |           |                                        |
| HD                    | Hold                                    | SU        | Setup                                  |
| ST                    |                                         |           |                                        |
| DAT                   | DATA input hold                         | STO       | STOP condition                         |
| STA                   | START condition                         |           |                                        |

#### 14.4.2 TIMING CONDITIONS

The temperature and voltages specified in Table 14-1 apply to all timing specifications unless otherwise noted. Figure 14-1 specifies the load conditions for the timing specifications.

#### TABLE 14-1: TEMPERATURE AND VOLTAGE SPECIFICATIONS - AC

|                    | Standard Operating Conditions (unless otherwise stated)                            |  |  |  |  |  |  |  |
|--------------------|------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
|                    | Operating temperature $0^{\circ}C \le TA \le +70^{\circ}C$ for commercial          |  |  |  |  |  |  |  |
| AC CHARACTERISTICS | -40°C ≤ TA ≤ +85°C for industrial                                                  |  |  |  |  |  |  |  |
| AC CHARACTERISTICS | $-40^{\circ}$ C $\leq$ Ta $\leq$ +125 $^{\circ}$ C for extended                    |  |  |  |  |  |  |  |
|                    | Operating voltage VDD range as described in DC spec Section 14.1 and Section 14.2. |  |  |  |  |  |  |  |
|                    | LC parts operate for commercial/industrial temp's only.                            |  |  |  |  |  |  |  |

# FIGURE 14-1: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS



© 1998 Microchip Technology Inc. Preliminary DS30605A-page 107

#### 14.4.3 TIMING DIAGRAMS AND SPECIFICATIONS

### FIGURE 14-2: EXTERNAL CLOCK TIMING



TABLE 14-2: EXTERNAL CLOCK TIMING REQUIREMENTS

| Param<br>No. | Sym   | Characteristic                   | Min | Typ† | Max    | Units | Conditions          |
|--------------|-------|----------------------------------|-----|------|--------|-------|---------------------|
| 1A           | Fosc  | External CLKIN Frequency         | DC  |      | 4      | MHz   | RC and XT osc modes |
|              |       | (Note 1)                         | DC  | _    | 4      | MHz   | HS osc mode (-04)   |
|              |       |                                  | DC  | _    | 20     | MHz   | HS osc mode (-20)   |
|              |       |                                  | DC  | _    | 200    | kHz   | LP osc mode         |
|              |       | Oscillator Frequency             | DC  | _    | 4      | MHz   | RC osc mode         |
|              |       | (Note 1)                         | 0.1 | _    | 4      | MHz   | XT osc mode         |
|              |       |                                  | 4   | _    | 20     | MHz   | HS osc mode         |
|              |       |                                  | 5   | _    | 200    | kHz   | LP osc mode         |
| 1            | Tosc  | External CLKIN Period            | 250 | _    | _      | ns    | RC and XT osc modes |
|              |       | (Note 1)                         | 250 | _    | _      | ns    | HS osc mode (-04)   |
|              |       |                                  | 50  | _    | _      | ns    | HS osc mode (-20)   |
|              |       |                                  | 5   | _    | _      | μs    | LP osc mode         |
|              |       | Oscillator Period                | 250 | _    | _      | ns    | RC osc mode         |
|              |       | (Note 1)                         | 250 | _    | 10,000 | ns    | XT osc mode         |
|              |       |                                  | 250 | _    | 250    | ns    | HS osc mode (-04)   |
|              |       |                                  | 50  | _    | 250    | ns    | HS osc mode (-20)   |
|              |       |                                  | 5   | _    | _      | μs    | LP osc mode         |
| 2            | TCY   | Instruction Cycle Time (Note 1)  | 200 |      | DC     | ns    | Tcy = 4/Fosc        |
| 3*           | TosL, | External Clock in (OSC1) High or | 100 | -    | _      | ns    | XT oscillator       |
|              | TosH  | Low Time                         | 2.5 | -    | _      | μs    | LP oscillator       |
|              |       |                                  | 15  | _    | _      | ns    | HS oscillator       |
| 4*           | TosR, | External Clock in (OSC1) Rise or | -   | -    | 25     | ns    | XT oscillator       |
|              | TosF  | Fall Time                        | -   | -    | 50     | ns    | LP oscillator       |
|              |       |                                  | —   | _    | 15     | ns    | HS oscillator       |

<sup>\*</sup> These parameters are characterized but not tested.

Note1: Instruction cycle period (TcY) equals four times the input oscillator time-base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKIN pin.

When an external clock input is used, the "Max." cycle time limit is "DC" (no clock) for all devices.

<sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

# FIGURE 14-3: CLKOUT AND I/O TIMING



TABLE 14-3: CLKOUT AND I/O TIMING REQUIREMENTS

| Param<br>No. | Sym      | Characteristic                    |                          | Min | Тур† | Max         | Units | Conditions |
|--------------|----------|-----------------------------------|--------------------------|-----|------|-------------|-------|------------|
| 10*          | TosH2ckL | OSC1↑ to CLKOUT↓                  |                          | _   | 75   | 200         | ns    | Note 1     |
| 11*          | TosH2ckH | OSC1↑ to CLKOUT↑                  |                          | _   | 75   | 200         | ns    | Note 1     |
| 12*          | TckR     | CLKOUT rise time                  |                          | _   | 35   | 100         | ns    | Note 1     |
| 13*          | TckF     | LKOUT fall time                   |                          | _   | 35   | 100         | ns    | Note 1     |
| 14*          | TckL2ioV | CLKOUT ↓ to Port out valid        | KOUT ↓ to Port out valid |     | _    | 0.5Tcy + 20 | ns    | Note 1     |
| 15*          | TioV2ckH | Port in valid before CLKOUT ↑     | in valid before CLKOUT ↑ |     | _    | _           | ns    | Note 1     |
| 16*          | TckH2ioI | Port in hold after CLKOUT ↑       |                          | 0   | _    | _           | ns    | Note 1     |
| 17*          | TosH2ioV | OSC1↑ (Q1 cycle) to Port out va   | lid                      | _   | 50   | 150         | ns    |            |
| 18*          | TosH2iol | OSC1↑ (Q2 cycle) to Port input    | Standard                 | 100 | _    | _           | ns    |            |
| 18A*         |          | invalid (I/O in hold time)        | Extended (LC)            | 200 | _    | _           | ns    |            |
| 19*          | TioV2osH | Port input valid to OSC1↑ (I/O in | setup time)              | 0   | _    | _           | ns    |            |
| 20*          | TioR     | Port output rise time             | Standard                 | _   | 10   | 40          | ns    |            |
| 20A*         |          |                                   | Extended (LC)            | _   | _    | 80          | ns    |            |
| 21*          | TioF     | Port output fall time             | utput fall time Standard |     | 10   | 40          | ns    |            |
| 21A*         |          |                                   | Extended (LC)            |     | _    | 80          | ns    |            |
| 22††*        | Tinp     | INT pin high or low time          |                          | Tcy | _    | _           | ns    |            |
| 23††*        | Trbp     | RB7:RB4 change INT high or lov    | v time                   | Tcy | _    | _           | ns    |            |

<sup>\*</sup> These parameters are characterized but not tested.

Note1: Measurements are taken in RC Mode where CLKOUT output is 4 x Tosc.

<sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

<sup>††</sup> These parameters are asynchronous events not related to any internal clock edge.

FIGURE 14-4: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND POWER-UP TIMER TIMING



FIGURE 14-5: BROWN-OUT RESETTIMING



TABLE 14-4: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMER, AND BROWN-OUT RESET REQUIREMENTS

| Parameter No. | Sym   | Characteristic                                | Min | Тур†      | Max | Units | Conditions                                         |
|---------------|-------|-----------------------------------------------|-----|-----------|-----|-------|----------------------------------------------------|
| 30            | TmcL  | MCLR Pulse Width (low)                        | 2   | _         | _   | μs    | VDD = 5V, -40°C to +125°C                          |
| 31*           | Twdt  | Watchdog Timer Time-out Period (No Prescaler) | 7   | 18        | 33  | ms    | $VDD = 5V, -40^{\circ}C \text{ to } +125^{\circ}C$ |
| 32            | Tost  | Oscillation Start-up Timer Period             | _   | 1024 Tosc | _   | _     | Tosc = OSC1 period                                 |
| 33*           | Tpwrt | Power-up Timer Period                         | 28  | 72        | 132 | ms    | $VDD = 5V, -40^{\circ}C \text{ to } +125^{\circ}C$ |
| 34            | Tioz  | I/O Hi-impedance from MCLR Low or WDT reset   | _   | _         | 2.1 | μs    |                                                    |
| 35            | TBOR  | Brown-out Reset Pulse Width                   | 100 | _         | _   | μs    | VDD ≤ BVDD (D005)                                  |

<sup>\*</sup> These parameters are characterized but not tested.

<sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

TOCKI

TOCKI

TOCKI

TOCKI

TOCKI

40

41

45

46

TMR0 or
TMR1

Note: Refer to Figure 14-1 for load conditions.

FIGURE 14-6: TIMERO AND TIMER1 EXTERNAL CLOCK TIMINGS

TABLE 14-5: TIMERO AND TIMER1 EXTERNAL CLOCK REQUIREMENTS

| Param<br>No. | Sym        | Characteristic      |                                          |                | Min                                       | Тур† | Max   | Units | Conditions                         |
|--------------|------------|---------------------|------------------------------------------|----------------|-------------------------------------------|------|-------|-------|------------------------------------|
| 40*          | Tt0H       | T0CKI High Pulse V  | Vidth                                    | No Prescaler   | 0.5Tcy + 20                               | _    | _     | ns    | Must also meet                     |
|              |            |                     |                                          | With Prescaler | 10                                        | I —  | _     | ns    | parameter 42                       |
| 41*          | Tt0L       | T0CKI Low Pulse W   | /idth                                    | No Prescaler   | 0.5Tcy + 20                               | _    | _     | ns    | Must also meet                     |
|              |            |                     |                                          | With Prescaler | 10                                        | _    | _     | ns    | parameter 42                       |
| 42*          | Tt0P       | T0CKI Period        |                                          |                | Tcy + 40                                  | _    | _     | ns    |                                    |
|              |            |                     | V                                        |                | Greater of:<br>20 or <u>Tcy + 40</u><br>N | _    | _     | ns    | N = prescale value<br>(2, 4,, 256) |
| 45*          | Tt1H       | T1CKI High Time     | Synchronous, F                           |                | 0.5Tcy + 20                               | _    | _     | ns    | Must also meet                     |
|              |            |                     | Synchronous,                             | Standard       | 15                                        | _    | _     | ns    | parameter 47                       |
|              |            |                     | Prescaler = 2,4,8                        | Extended (LC)  | 25                                        | _    | _     | ns    |                                    |
|              |            |                     | Asynchronous                             | Standard       | 30                                        | _    | _     | ns    |                                    |
|              |            |                     |                                          | Extended (LC)  | 50                                        | _    | _     | ns    |                                    |
| 46*          | Tt1L       | T1CKI Low Time      | Synchronous, F                           |                | 0.5Tcy + 20                               | _    | _     | ns    | Must also meet                     |
|              |            |                     | Synchronous,                             | Standard       | 15                                        | _    | _     | ns    | parameter 47                       |
|              |            |                     | Prescaler = 2,4,8                        | Extended (LC)  | 25                                        | _    | _     | ns    |                                    |
|              |            |                     | Asynchronous                             | Standard       | 30                                        | _    | _     | ns    |                                    |
|              |            |                     |                                          | Extended (LC)  | 50                                        | _    | _     | ns    |                                    |
| 47*          | Tt1P       | T1CKI input period  | Synchronous                              | Standard       | Greater of:<br>30 OR TCY + 40<br>N        | _    | _     | ns    | N = prescale value<br>(1, 2, 4, 8) |
|              |            |                     |                                          | Extended (LC)  | Greater of:<br>50 OR TCY + 40<br>N        |      |       |       | N = prescale value<br>(1, 2, 4, 8) |
|              |            |                     | Asynchronous                             | Standard       | 60                                        | _    | _     | ns    |                                    |
|              |            |                     |                                          | Extended (LC)  | 100                                       | _    | _     | ns    |                                    |
|              | Ft1        |                     | or input frequency range                 |                | DC                                        | _    | 200   | kHz   |                                    |
| - 10         |            |                     | cillator enabled by setting bit T1OSCEN) |                |                                           |      |       |       |                                    |
| 48           | I CKEZtmr1 | Delay from external | clock edge to tir                        | ner increment  | 2Tosc                                     |      | 7Tosc |       |                                    |

<sup>\*</sup> These parameters are characterized but not tested.

<sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

FIGURE 14-7: CAPTURE/COMPARE/PWM TIMINGS (CCP1 AND CCP2)



TABLE 14-6: CAPTURE/COMPARE/PWM REQUIREMENTS (CCP1 AND CCP2)

| Param<br>No. | Sym             | Characteristic   |                                |               | Min            | Typ† | Max | Units | Conditions                         |
|--------------|-----------------|------------------|--------------------------------|---------------|----------------|------|-----|-------|------------------------------------|
| 50*          | TccL            | CCP1 and CCP2    | No Prescaler                   |               | 0.5Tcy + 20    | _    | _   | ns    |                                    |
|              |                 | input low time   | With Prescaler                 | Standard      | 10             | -    | _   | ns    |                                    |
|              |                 |                  |                                | Extended (LC) | 20             | _    | _   | ns    |                                    |
| 51*          | TccH            | CCP1 and CCP2    | No Prescaler                   |               | 0.5Tcy + 20    | —    | _   | ns    |                                    |
|              | input high time | With Prescaler   | Standard                       | 10            | _              | _    | ns  |       |                                    |
|              |                 |                  |                                | Extended (LC) | 20             | —    | _   | ns    |                                    |
| 52*          | TccP            | CCP1 and CCP2 in | nput period                    | ,             | 3Tcy + 40<br>N | -    | _   | ns    | N = prescale value<br>(1,4, or 16) |
| 53*          | TccR            | CCP1 and CCP2 of | utput rise time                | Standard      | _              | 10   | 25  | ns    |                                    |
|              |                 |                  |                                |               | _              | 25   | 45  | ns    |                                    |
| 54*          | TccF            | CCP1 and CCP2 of | CCP1 and CCP2 output fall time |               | _              | 10   | 25  | ns    |                                    |
|              |                 |                  |                                | Extended (LC) | _              | 25   | 45  | ns    |                                    |

<sup>\*</sup> These parameters are characterized but not tested.

<sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.



TABLE 14-7: PARALLEL SLAVE PORT REQUIREMENTS (PIC16C65B/74B)

| Parameter No. | Sym      | Characteristic                  |               | Min | Typ† | Max | Units | Conditions |
|---------------|----------|---------------------------------|---------------|-----|------|-----|-------|------------|
| 62*           | TdtV2wrH | Data in valid before WR↑ or CS↑ | (setup time)  | 20  | -    | -   | ns    |            |
| 63*           | TwrH2dtl | WR↑ or CS↑ to data–in invalid   | Standard      | 20  | _    | _   | ns    |            |
|               |          | (hold time)                     | Extended (LC) | 35  | _    | _   | ns    |            |
| 64            | TrdL2dtV | RD↓ and CS↓ to data–out valid   |               | _   | _    | 80  | ns    |            |
| 65*           | TrdH2dtl | RD↑ or CS↑ to data–out invalid  |               | 10  | _    | 30  | ns    |            |

<sup>\*</sup> These parameters are characterized but not tested.

<sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.



FIGURE 14-9: EXAMPLE SPI MASTER MODE TIMING (CKE = 0)

**EXAMPLE SPI MODE REQUIREMENTS (MASTER MODE, CKE = 0)** TABLE 14-8:

| Param.<br>No. | Symbol                | Characteristic                            |                       | Min          | Тур† | Max | Units | Conditions |
|---------------|-----------------------|-------------------------------------------|-----------------------|--------------|------|-----|-------|------------|
| 70            | TssL2scH,<br>TssL2scL | SS↓ to SCK↓ or SCK↑ inp                   | ut                    | Tcy          | _    | _   | ns    |            |
| 71            | TscH                  | SCK input high time                       | Continuous            | 1.25Tcy + 30 | _    | _   | ns    |            |
| 71A           |                       | (slave mode)                              | Single Byte           | 40           | _    | _   | ns    | Note 1     |
| 72            | TscL                  | SCK input low time                        | Continuous            | 1.25Tcy + 30 | _    | _   | ns    |            |
| 72A           |                       | (slave mode)                              | Single Byte           | 40           | _    | _   | ns    | Note 1     |
| 73            | TdiV2scH,<br>TdiV2scL | Setup time of SDI data inp                | ut to SCK edge        | 100          | _    | _   | ns    |            |
| 73A           | Тв2в                  | Last clock edge of Byte1 to edge of Byte2 | the 1st clock         | 1.5Tcy + 40  | _    | _   | ns    | Note 1     |
| 74            | TscH2diL,<br>TscL2diL | Hold time of SDI data input               | t to SCK edge         | 100          | _    | _   | ns    |            |
| 75            | TdoR                  | SDO data output rise time                 | Standard              |              | 10   | 25  | ns    |            |
|               |                       |                                           | Extended (LC)         | _            | 20   | 45  | ns    |            |
| 76            | TdoF                  | SDO data output fall time                 |                       | _            | 10   | 25  | ns    |            |
| 78            | TscR                  | SCK output rise time                      | Standard              | _            | 10   | 25  | ns    |            |
|               |                       | (master mode)                             | r mode) Extended (LC) |              | 20   | 45  | ns    |            |
| 79            | TscF                  | SCK output fall time (maste               | er mode)              | _            | 10   | 25  | ns    |            |
| 80            | TscH2doV,             | SDO data output valid                     | Standard              | _            | _    | 50  | ns    |            |
|               | TscL2doV              | after SCK edge                            | Extended (LC)         | _            | _    | 100 | ns    |            |

<sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

SS SCK (CKP = 0)**∽** 73 SCK (CKP = 1) 80 SDO MSb LSb 75, 76 SDI MSb IN LSb IN Refer to Figure 14-1 for load conditions.

FIGURE 14-10: EXAMPLE SPI MASTER MODE TIMING (CKE = 1)

**TABLE 14-9: EXAMPLE SPI MODE REQUIREMENTS (MASTER MODE, CKE = 1)** 

| Param.<br>No. | Symbol                | Characteristic                         |                  | Min          | Тур† | Max | Units | Conditions |
|---------------|-----------------------|----------------------------------------|------------------|--------------|------|-----|-------|------------|
| 71            | TscH                  | SCK input high time                    | Continuous       | 1.25Tcy + 30 | _    | _   | ns    |            |
| 71A           |                       | (slave mode)                           | Single Byte      | 40           | _    | _   | ns    | Note 1     |
| 72            | TscL                  | SCK input low time                     | Continuous       | 1.25Tcy + 30 | _    | _   | ns    |            |
| 72A           |                       | (slave mode)                           | Single Byte      | 40           | _    | _   | ns    | Note 1     |
| 73            | TdiV2scH,<br>TdiV2scL | Setup time of SDI data in edge         | put to SCK       | 100          | _    | _   | ns    |            |
| 73A           | Тв2в                  | Last clock edge of Byte1 edge of Byte2 | to the 1st clock | 1.5Tcy + 40  | _    | _   | ns    | Note 1     |
| 74            | TscH2diL,<br>TscL2diL | Hold time of SDI data inpo             | ut to SCK edge   | 100          | _    | _   | ns    |            |
| 75            | TdoR                  | SDO data output rise                   | Standard         | _            | 10   | 25  | ns    |            |
|               |                       | time                                   | Extended (LC)    |              | 20   | 45  | ns    |            |
| 76            | TdoF                  | SDO data output fall time              |                  |              | 10   | 25  | ns    |            |
| 78            | TscR                  | SCK output rise time                   | Standard         | _            | 10   | 25  | ns    |            |
|               |                       | (master mode)                          | Extended (LC)    |              | 20   | 45  | ns    |            |
| 79            | TscF                  | SCK output fall time (mas              | ter mode)        | _            | 10   | 25  | ns    |            |
| 80            | TscH2doV,             | SDO data output valid                  | Standard         | _            | _    | 50  | ns    |            |
|               | TscL2doV              | after SCK edge                         | Extended (LC)    |              | _    | 100 | ns    |            |
| 81            | TdoV2scH,<br>TdoV2scL | SDO data output setup to               | SCK edge         | Tcy          | _    |     | ns    |            |

<sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Preliminary** © 1998 Microchip Technology Inc. DS30605A-page 115



FIGURE 14-11: EXAMPLE SPI SLAVE MODE TIMING (CKE = 0)

TABLE 14-10: EXAMPLE SPI MODE REQUIREMENTS (SLAVE MODE TIMING (CKE = 0)

| Param.<br>No. | Symbol                | Characteristic                            |                | Min          | Тур† | Max | Units | Conditions |
|---------------|-----------------------|-------------------------------------------|----------------|--------------|------|-----|-------|------------|
| 70            | TssL2scH,<br>TssL2scL | SS↓ to SCK↓ or SCK↑ inp                   | ut             | Tcy          | _    | _   | ns    |            |
| 71            | TscH                  | SCK input high time                       | Continuous     | 1.25Tcy + 30 | _    |     | ns    |            |
| 71A           | 13011                 | (slave mode)                              |                | 40           |      |     |       | Note 1     |
|               | TI                    | ,                                         | Single Byte    |              | _    | _   | ns    | Note 1     |
| 72            | TscL                  | SCK input low time                        | Continuous     | 1.25Tcy + 30 |      |     | ns    |            |
| 72A           |                       | (slave mode)                              | Single Byte    | 40           |      |     | ns    | Note 1     |
| 73            | TdiV2scH,<br>TdiV2scL | Setup time of SDI data inp                | ut to SCK edge | 100          | _    | _   | ns    |            |
| 73A           | Тв2в                  | Last clock edge of Byte1 to edge of Byte2 | the 1st clock  | 1.5Tcy + 40  | _    | _   | ns    | Note 1     |
| 74            | TscH2diL,<br>TscL2diL | Hold time of SDI data inpu                | t to SCK edge  | 100          | _    | _   | ns    |            |
| 75            | TdoR                  | SDO data output rise time                 | Standard       | _            | 10   | 25  | ns    |            |
|               |                       |                                           | Extended (LC)  |              | 20   | 45  | ns    |            |
| 76            | TdoF                  | SDO data output fall time                 |                | _            | 10   | 25  | ns    |            |
| 77            | TssH2doZ              | SS↑ to SDO output hi-impe                 | edance         | 10           | _    | 50  | ns    |            |
| 78            | TscR                  | SCK output rise time                      | Standard       | _            | 10   | 25  | ns    |            |
|               |                       | (master mode)                             | Extended (LC)  |              | 20   | 45  | ns    |            |
| 79            | TscF                  | SCK output fall time (mast                | \              |              | 10   | 25  | ns    |            |
| 80            | TscH2doV,             | SDO data output valid                     | Standard       | _            | _    | 50  | ns    |            |
|               | TscL2doV              | after SCK edge                            | Extended (LC)  |              | _    | 100 | ns    |            |
| 83            | TscH2ssH,<br>TscL2ssH | SS ↑ after SCK edge                       |                | 1.5Tcy + 40  | _    | _   | ns    |            |

<sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not



TABLE 14-11: EXAMPLE SPI SLAVE MODE REQUIREMENTS (CKE = 1)

| Param.<br>No. | Symbol                | Characteristic                         |                  | Min          | Тур† | Max | Units | Conditions |
|---------------|-----------------------|----------------------------------------|------------------|--------------|------|-----|-------|------------|
| 70            | TssL2scH,<br>TssL2scL | SS↓ to SCK↓ or SCK↑ ii                 | nput             | Tcy          | _    | _   | ns    |            |
| 71            | TscH                  | SCK input high time                    | Continuous       | 1.25Tcy + 30 | _    | _   | ns    |            |
| 71A           |                       | (slave mode)                           | Single Byte      | 40           | _    | _   | ns    | Note 1     |
| 72            | TscL                  | SCK input low time                     | Continuous       | 1.25Tcy + 30 | —    | _   | ns    |            |
| 72A           |                       | (slave mode)                           | Single Byte      | 40           | -    | _   | ns    | Note 1     |
| 73A           | Тв2в                  | Last clock edge of Byte1 edge of Byte2 | to the 1st clock | 1.5Tcy + 40  | _    | _   | ns    | Note 1     |
| 74            | TscH2diL,<br>TscL2diL | Hold time of SDI data inp              | out to SCK edge  | 100          | _    | _   | ns    |            |
| 75            | TdoR                  | SDO data output rise                   | Standard         | _            | 10   | 25  | ns    |            |
|               |                       | time                                   | Extended (LC)    |              | 20   | 45  | ns    |            |
| 76            | TdoF                  | SDO data output fall time              | e                | _            | 10   | 25  | ns    |            |
| 77            | TssH2doZ              | SS↑ to SDO output hi-im                | npedance         | 10           | -    | 50  | ns    |            |
| 78            | TscR                  | SCK output rise time                   | Standard         |              | 10   | 25  | ns    |            |
|               |                       | (master mode)                          | Extended (LC)    | _            | 20   | 45  | ns    |            |
| 79            | TscF                  | SCK output fall time (ma               | ster mode)       |              | 10   | 25  | ns    |            |
| 80            | TscH2doV,             | SDO data output valid                  | Standard         | _            | _    | 50  | ns    |            |
|               | TscL2doV              | after SCK edge                         | Extended (LC)    | _            | -    | 100 | ns    |            |
| 82            | TssL2doV              | SDO data output valid                  | Standard         | <u> </u>     | _    | 50  | ns    |            |
|               |                       | after SS↓ edge                         | Extended (LC)    |              |      | 100 | ns    |            |
| 83            | TscH2ssH,<br>TscL2ssH | SS ↑ after SCK edge                    |                  | 1.5Tcy + 40  | _    | _   | ns    |            |

<sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

# FIGURE 14-13: I<sup>2</sup>C BUS START/STOP BITS TIMING



TABLE 14-12: I<sup>2</sup>C BUS START/STOP BITS REQUIREMENTS

| Parameter No. | Sym     | Characteristic  |              | Min  | Тур | Max | Units | Conditions                        |
|---------------|---------|-----------------|--------------|------|-----|-----|-------|-----------------------------------|
| 90*           | TSU:STA | START condition | 100 kHz mode | 4700 | _   | _   | ns    | Only relevant for repeated START  |
|               |         | Setup time      | 400 kHz mode | 600  | _   | _   | '''   | condition                         |
| 91*           | THD:STA | START condition | 100 kHz mode | 4000 | _   | _   | ns    | After this period the first clock |
|               |         | Hold time       | 400 kHz mode | 600  | _   | _   | 1 113 | pulse is generated                |
| 92*           | Tsu:sto | STOP condition  | 100 kHz mode | 4700 | _   | _   | ns    |                                   |
|               |         | Setup time      | 400 kHz mode | 600  | _   | _   | 1 113 |                                   |
| 93            | THD:STO | STOP condition  | 100 kHz mode | 4000 | _   | _   | ns    |                                   |
|               |         | Hold time       | 400 kHz mode | 600  | _   | _   | "     |                                   |

<sup>\*</sup> These parameters are characterized but not tested.

# FIGURE 14-14: I<sup>2</sup>C BUS DATA TIMING



TABLE 14-13: I<sup>2</sup>C BUS DATA REQUIREMENTS

| Parameter No. | Sym     | Characteristic         |              | Min        | Max  | Units | Conditions                                       |
|---------------|---------|------------------------|--------------|------------|------|-------|--------------------------------------------------|
| 100*          | THIGH   | Clock high time        | 100 kHz mode | 4.0        | _    | μs    | Device must operate at a minimum of 1.5 MHz      |
|               |         |                        | 400 kHz mode | 0.6        | _    | μs    | Device must operate at a mini-<br>mum of 10 MHz  |
|               |         |                        | SSP Module   | 1.5TcY     | _    |       |                                                  |
| 101*          | TLOW    | Clock low time         | 100 kHz mode | 4.7        | _    | μs    | Device must operate at a mini-<br>mum of 1.5 MHz |
|               |         |                        | 400 kHz mode | 1.3        | _    | μs    | Device must operate at a minimum of 10 MHz       |
|               |         |                        | SSP Module   | 1.5TcY     | _    |       |                                                  |
| 102*          | Tr      | SDA and SCL rise       | 100 kHz mode | _          | 1000 | ns    |                                                  |
|               |         | time                   | 400 kHz mode | 20 + 0.1Cb | 300  | ns    | Cb is specified to be from 10-400 pF             |
| 103*          | TF      | SDA and SCL fall time  | 100 kHz mode | _          | 300  | ns    |                                                  |
|               |         |                        | 400 kHz mode | 20 + 0.1Cb | 300  | ns    | Cb is specified to be from 10-400 pF             |
| 90*           | TSU:STA | START condition        | 100 kHz mode | 4.7        | _    | μs    | Only relevant for repeated                       |
|               |         | setup time             | 400 kHz mode | 0.6        | _    | μs    | START condition                                  |
| 91*           | THD:STA | START condition hold   | 100 kHz mode | 4.0        | _    | μs    | After this period the first clock                |
|               |         | time                   | 400 kHz mode | 0.6        | _    | μs    | pulse is generated                               |
| 106*          | THD:DAT | Data input hold time   | 100 kHz mode | 0          | _    | ns    |                                                  |
|               |         |                        | 400 kHz mode | 0          | 0.9  | μs    |                                                  |
| 107*          | TSU:DAT | Data input setup time  | 100 kHz mode | 250        |      | ns    | Note 2                                           |
|               |         |                        | 400 kHz mode | 100        |      | ns    |                                                  |
| 92*           | Tsu:sto | STOP condition setup   | 100 kHz mode | 4.7        | _    | μs    |                                                  |
|               |         | time                   | 400 kHz mode | 0.6        | _    | μs    |                                                  |
| 109*          | TAA     | Output valid from      | 100 kHz mode | _          | 3500 | ns    | Note 1                                           |
|               |         | clock                  | 400 kHz mode | _          | _    | ns    |                                                  |
| 110*          | TBUF    | Bus free time          | 100 kHz mode | 4.7        |      | μs    | Time the bus must be free                        |
|               |         |                        | 400 kHz mode | 1.3        | _    | μs    | before a new transmission can start              |
|               | Cb      | Bus capacitive loading |              |            | 400  | pF    |                                                  |

\* These parameters are characterized but not tested.

Note1: As a transmitter, the device must provide this internal minimum delay time to bridge the undefined region (min. 300 ns) of the falling edge of SCL to avoid unintended generation of START or STOP conditions.

2: À fast-mode (400 kHz) l²C-bus device can be used in a standard-mode (100 kHz) l²C-bus system, but the requirement Tsu:DAT ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line TR max.+tsu;DAT = 1000 + 250 = 1250 ns (according to the standard-mode l²C bus specification) before the SCL line is released.

# FIGURE 14-15: USART SYNCHRONOUS TRANSMISSION (MASTER/SLAVE) TIMING



# TABLE 14-14: USART SYNCHRONOUS TRANSMISSION REQUIREMENTS

| Param<br>No. | Sym      | Characteristic                    |               | Min | Тур† | Max | Units | Conditions |
|--------------|----------|-----------------------------------|---------------|-----|------|-----|-------|------------|
| 120*         | TckH2dtV | SYNC XMIT (MASTER & SLAVE)        | Standard      | _   | _    | 80  | ns    |            |
|              |          | Clock high to data out valid      | Extended (LC) | _   | _    | 100 | ns    |            |
| 121*         | Tckrf    | Clock out rise time and fall time | Standard      | _   | _    | 45  | ns    |            |
|              |          | (Master Mode)                     | Extended (LC) | _   | _    | 50  | ns    |            |
| 122*         | Tdtrf    | Data out rise time and fall time  | Standard      | _   | _    | 45  | ns    |            |
|              |          |                                   | Extended (LC) | _   | _    | 50  | ns    |            |

These parameters are characterized but not tested.

### FIGURE 14-16: USART SYNCHRONOUS RECEIVE (MASTER/SLAVE) TIMING



### TABLE 14-15: USART SYNCHRONOUS RECEIVE REQUIREMENTS

| Parameter No. | Sym      | Characteristic                                                   | Min | Typ† | Max | Units | Conditions |
|---------------|----------|------------------------------------------------------------------|-----|------|-----|-------|------------|
| 125*          | TdtV2ckL | SYNC RCV (MASTER & SLAVE) Data setup before CK ↓ (DT setup time) | 15  | _    |     | ns    |            |
| 126*          | TckL2dtl | Data hold after CK ↓ (DT hold time)                              | 15  | _    | _   | ns    |            |

<sup>\*</sup> These parameters are characterized but not tested.

Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

<sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

### TABLE 14-16: A/D CONVERTER CHARACTERISTICS:

PIC16C73B/74B-04 (COMMERCIAL, INDUSTRIAL, EXTENDED) PIC16C73B/74B-20 (COMMERCIAL, INDUSTRIAL, EXTENDED) PIC16LC73B/74B-04 (COMMERCIAL, INDUSTRIAL)

| Param<br>No. | Sym                               | Characteristic                               |               | Min       | Typ†       | Max        | Units                                                                                              | Conditions                               |
|--------------|-----------------------------------|----------------------------------------------|---------------|-----------|------------|------------|----------------------------------------------------------------------------------------------------|------------------------------------------|
| A01          | NR                                | Resolution                                   |               | _         | _          | 8-bits     | bit                                                                                                | VREF = VDD = 5.12V,<br>VSS ≤ VAIN ≤ VREF |
| A02          | EABS                              | Total Absolute error                         |               | _         |            | < ± 1      | LSb                                                                                                | VREF = VDD = 5.12V,<br>VSS ≤ VAIN ≤ VREF |
| A03          | EIL                               | Integral linearity error                     |               | _         | _          | < ± 1      | LSb                                                                                                | VREF = VDD = 5.12V,<br>VSS ≤ VAIN ≤ VREF |
| A04          | EDL                               | Differential linearity error                 | _             | _         | < ± 1      | LSb        | VREF = VDD = 5.12V,<br>VSS ≤ VAIN ≤ VREF                                                           |                                          |
| A05          | EFS                               | Full scale error                             | _             | _         | < ± 1      | LSb        | VREF = VDD = 5.12V,<br>VSS ≤ VAIN ≤ VREF                                                           |                                          |
| A06          | EOFF                              | Offset error                                 | _             | _         | < ± 1      | LSb        | VREF = VDD = 5.12V,<br>VSS ≤ VAIN ≤ VREF                                                           |                                          |
| A10          | _                                 | Monotonicity                                 |               | _         | guaranteed | _          | _                                                                                                  | VSS ≤ VAIN ≤ VREF                        |
| A20          | VREF                              | Reference voltage                            |               | 2.5V      | _          | VDD + 0.3  | V                                                                                                  |                                          |
| A25          | VAIN                              | Analog input voltage                         |               | Vss - 0.3 | _          | VREF + 0.3 | V                                                                                                  |                                          |
| A30          | ZAIN                              | Recommended impedar<br>analog voltage source | ce of         | _         |            | 10.0       | kΩ                                                                                                 |                                          |
| A40          | IAD                               | A/D conversion current                       | Standard      | _         | 180        | _          | μΑ                                                                                                 | Average current consump-                 |
|              |                                   | (VDD)                                        | Extended (LC) | _         | 90         | _          | μΑ                                                                                                 | tion when A/D is on.<br>(Note 1)         |
| A50          | Ner   VREF input current (Note 2) |                                              | 10            | _         | 1000       | μА         | During VAIN acquisition. Based on differential of VHOLD to VAIN to charge CHOLD, see Section 10.1. |                                          |
|              |                                   |                                              |               | _         | _          | 10         | μА                                                                                                 | During A/D Conversion cycle              |

These parameters are characterized but not tested.

Note1: When A/D is off, it will not consume any current other than minor leakage current.

The power-down current spec includes any such leakage from the A/D module.

2: VREF current is from RA3 pin or VDD pin, whichever is selected as reference input.

<sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested

FIGURE 14-17: A/D CONVERSION TIMING



**TABLE 14-17: A/D CONVERSION REQUIREMENTS** 

| Param<br>No. | Sym                      | Characteristic                   |                  | Min   | Тур†     | Max | Units | Conditions                                                                                                                                                                                                  |
|--------------|--------------------------|----------------------------------|------------------|-------|----------|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 130          | 130 TAD A/D clock period |                                  | Standard         | 1.6   | _        | _   | μs    | Tosc based, VREF ≥ 3.0V                                                                                                                                                                                     |
|              |                          |                                  | Extended (LC)    | 2.0   | _        | _   | μs    | Tosc based, VREF full range                                                                                                                                                                                 |
|              |                          |                                  | Standard         | 2.0   | 4.0      | 6.0 | μs    | A/D RC Mode                                                                                                                                                                                                 |
|              |                          |                                  | Extended (LC)    | 3.0   | 6.0      | 9.0 | μs    | A/D RC Mode                                                                                                                                                                                                 |
| 131          | TCNV                     | Conversion time (not in (Note 1) | 11               | _     | 11       | TAD |       |                                                                                                                                                                                                             |
| 132          | 32 TACQ Acquisition time |                                  | Note 2           | 20    | _        | μs  |       |                                                                                                                                                                                                             |
|              |                          |                                  |                  | 5*    | _        | _   | μs    | The minimum time is the amplifier settling time. This may be used if the "new" input voltage has not changed by more than 1 LSb (i.e., 20.0 mV @ 5.12V) from the last sampled voltage (as stated on CHOLD). |
| 134          | TGO                      | Q4 to A/D clock start            |                  | _     | Tosc/2 § | _   | _     | If the A/D clock source is selected as RC, a time of Tcy is added before the A/D clock starts. This allows the SLEEP instruction to be executed.                                                            |
| 135          | Tswc                     | Switching from conver            | t 	o sample time | 1.5 § | _        | _   | TAD   |                                                                                                                                                                                                             |

These parameters are characterized but not tested.

Note1: ADRES register may be read on the following TcY cycle.

<sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

<sup>§</sup> This specification ensured by design.

<sup>2:</sup> See Section 10.1 for min conditions.

15.0 DC AND AC
CHARACTERISTICS GRAPHS
AND TABLES

Graphs and Tables not available at this time.

NOTES:

## 16.0 PACKAGING INFORMATION

### 16.1 Package Marking Information

### 28-Lead PDIP (Skinny DIP)



# Example



### 28-Lead CERDIP Windowed



### Example



### 28-Lead SOIC



### Example



### 28-Lead SSOP



### Example



| Legend: | XXX<br>AA<br>BB | Microchip part number & customer specific information* Year code (last two digits of calendar year) Week code (week of January 1 is week '01') |
|---------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------|
|         | С               | Facility code of the plant at which wafer is manufactured                                                                                      |
|         |                 | C = Chandler, Arizona, U.S.A.,<br>S = Tempe, Arizona, U.S.A 6"                                                                                 |
|         |                 | H = Tempe, Arizona, U.S.A 8"                                                                                                                   |
|         | D               | Mask revision number                                                                                                                           |
|         | E               | Assembly code of the plant or country of origin in which                                                                                       |
|         |                 | part was assembled                                                                                                                             |

Note: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer specific information.

<sup>\*</sup> Standard OTP marking consists of Microchip part number, year code, week code, facility code, mask rev# and assembly code. For OTP marking beyond this, certain price adders apply. Please check with your Microchip Sales Office. For QTP devices, any special marking adders are included in QTP price.

### Package Marking Information (Cont'd)

### 40-Lead PDIP



### Example



### 40-Lead CERDIP Windowed



# Example



| Legend: | XXX<br>AA<br>BB<br>C | Microchip part number & customer specific information* Year code (last two digits of calendar year) Week code (week of January 1 is week '01') Facility code of the plant at which wafer is manufactured C = Chandler, Arizona, U.S.A., S = Tempe, Arizona, U.S.A 6" H = Tempe, Arizona, U.S.A 8" Mask revision number |
|---------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | E                    | Assembly code of the plant or country of origin in which part was assembled                                                                                                                                                                                                                                            |
| Note:   | it will be ca        | nt the full Microchip part number cannot be marked on one line, arried over to the next line, thus limiting the number of available of or customer specific information.                                                                                                                                               |

<sup>\*</sup> Standard OTP marking consists of Microchip part number, year code, week code, facility code, mask rev# and assembly code. For OTP marking beyond this, certain price adders apply. Please check with your Microchip Sales Office. For QTP devices, any special marking adders are included in QTP price.

# Package Marking Information (Cont'd)

### 44-Lead TQFP



# Example



### 44-Lead MQFP



### Example



### 44-Lead PLCC



### Example



| Legend | d: XXX     | Microchip part number & customer specific information*           |
|--------|------------|------------------------------------------------------------------|
|        | AA         | Year code (last two digits of calendar year)                     |
|        | BB         | Week code (week of January 1 is week '01')                       |
|        | С          | Facility code of the plant at which wafer is manufactured        |
|        |            | C = Chandler, Arizona, U.S.A.,                                   |
|        |            | S = Tempe, Arizona, U.S.A 6"                                     |
|        |            | H = Tempe, Arizona, U.S.A 8"                                     |
|        | D          | Mask revision number                                             |
|        | E          | Assembly code of the plant or country of origin in which         |
|        |            | part was assembled                                               |
| Note:  | In the eve | ent the full Microchip part number cannot be marked on one line, |

it will be carried over to the next line, thus limiting the number of available characters for customer specific information.

Standard OTP marking consists of Microchip part number, year code, week

<sup>\*</sup> Standard OTP marking consists of Microchip part number, year code, week code, facility code, mask rev# and assembly code. For OTP marking beyond this, certain price adders apply. Please check with your Microchip Sales Office. For QTP devices, any special marking adders are included in QTP price.

## 16.2 K04-070 28-Lead Skinny Plastic Dual In-line (SP) – 300 mil



| Units                        |                 |       | INCHES* |       | М     | MILLIMETERS |       |  |
|------------------------------|-----------------|-------|---------|-------|-------|-------------|-------|--|
| Dimension Limits             |                 | MIN   | MOM     | MAX   | MIN   | NOM         | MAX   |  |
| PCB Row Spacing              |                 |       | 0.300   |       |       | 7.62        |       |  |
| Number of Pins               | n               |       | 28      |       |       | 28          |       |  |
| Pitch                        | р               |       | 0.100   |       |       | 2.54        |       |  |
| Lower Lead Width             | В               | 0.016 | 0.019   | 0.022 | 0.41  | 0.48        | 0.56  |  |
| Upper Lead Width             | B1 <sup>†</sup> | 0.040 | 0.053   | 0.065 | 1.02  | 1.33        | 1.65  |  |
| Shoulder Radius              | R               | 0.000 | 0.005   | 0.010 | 0.00  | 0.13        | 0.25  |  |
| Lead Thickness               | С               | 0.008 | 0.010   | 0.012 | 0.20  | 0.25        | 0.30  |  |
| Top to Seating Plane         | Α               | 0.140 | 0.150   | 0.160 | 3.56  | 3.81        | 4.06  |  |
| Top of Lead to Seating Plane | A1              | 0.070 | 0.090   | 0.110 | 1.78  | 2.29        | 2.79  |  |
| Base to Seating Plane        | A2              | 0.015 | 0.020   | 0.025 | 0.38  | 0.51        | 0.64  |  |
| Tip to Seating Plane         | L               | 0.125 | 0.130   | 0.135 | 3.18  | 3.30        | 3.43  |  |
| Package Length               | D <sup>‡</sup>  | 1.345 | 1.365   | 1.385 | 34.16 | 34.67       | 35.18 |  |
| Molded Package Width         | E <sup>‡</sup>  | 0.280 | 0.288   | 0.295 | 7.11  | 7.30        | 7.49  |  |
| Radius to Radius Width       | E1              | 0.270 | 0.283   | 0.295 | 6.86  | 7.18        | 7.49  |  |
| Overall Row Spacing          | eВ              | 0.320 | 0.350   | 0.380 | 8.13  | 8.89        | 9.65  |  |
| Mold Draft Angle Top         | α               | 5     | 10      | 15    | 5     | 10          | 15    |  |
| Mold Draft Angle Bottom      | β               | 5     | 10      | 15    | 5     | 10          | 15    |  |

<sup>\*</sup> Controlling Parameter.

<sup>&</sup>lt;sup>†</sup> Dimension "B1" does not include dam-bar protrusions. Dam-bar protrusions shall not exceed 0.003" (0.076 mm) per side or 0.006" (0.152 mm) more than dimension "B1."

<sup>&</sup>lt;sup>‡</sup> Dimensions "D" and "E" do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010" (0.254 mm) per side or 0.020" (0.508 mm) more than dimensions "D" or "E."

### 16.3 K04-080 28-Lead Ceramic Dual In-line with Window (JW) - 300 mil



<sup>\*</sup> Controlling Parameter.

## 16.4 K04-052 28-Lead Plastic Small Outline (SO) - Wide, 300 mil



| Units                   |                | INCHES* MILLIMETER |       |       |       | ILLIMETER | 3     |
|-------------------------|----------------|--------------------|-------|-------|-------|-----------|-------|
| Dimension Limits        |                | MIN                | NOM   | MAX   | MIN   | NOM       | MAX   |
| Pitch                   | р              |                    | 0.050 |       |       | 1.27      |       |
| Number of Pins          | n              |                    | 28    |       |       | 28        |       |
| Overall Pack. Height    | Α              | 0.093              | 0.099 | 0.104 | 2.36  | 2.50      | 2.64  |
| Shoulder Height         | A1             | 0.048              | 0.058 | 0.068 | 1.22  | 1.47      | 1.73  |
| Standoff                | A2             | 0.004              | 0.008 | 0.011 | 0.10  | 0.19      | 0.28  |
| Molded Package Length   | D <sup>‡</sup> | 0.700              | 0.706 | 0.712 | 17.78 | 17.93     | 18.08 |
| Molded Package Width    | E <sup>‡</sup> | 0.292              | 0.296 | 0.299 | 7.42  | 7.51      | 7.59  |
| Outside Dimension       | E1             | 0.394              | 0.407 | 0.419 | 10.01 | 10.33     | 10.64 |
| Chamfer Distance        | X              | 0.010              | 0.020 | 0.029 | 0.25  | 0.50      | 0.74  |
| Shoulder Radius         | R1             | 0.005              | 0.005 | 0.010 | 0.13  | 0.13      | 0.25  |
| Gull Wing Radius        | R2             | 0.005              | 0.005 | 0.010 | 0.13  | 0.13      | 0.25  |
| Foot Length             | L              | 0.011              | 0.016 | 0.021 | 0.28  | 0.41      | 0.53  |
| Foot Angle              | φ              | 0                  | 4     | 8     | 0     | 4         | 8     |
| Radius Centerline       | L1             | 0.010              | 0.015 | 0.020 | 0.25  | 0.38      | 0.51  |
| Lead Thickness          | С              | 0.009              | 0.011 | 0.012 | 0.23  | 0.27      | 0.30  |
| Lower Lead Width        | Β <sup>†</sup> | 0.014              | 0.017 | 0.019 | 0.36  | 0.42      | 0.48  |
| Mold Draft Angle Top    | α              | 0                  | 12    | 15    | 0     | 12        | 15    |
| Mold Draft Angle Bottom | β              | 0                  | 12    | 15    | 0     | 12        | 15    |

<sup>\*</sup> Controlling Parameter.

<sup>&</sup>lt;sup>†</sup> Dimension "B" does not include dam-bar protrusions. Dam-bar protrusions shall not exceed 0.003" (0.076 mm) per side or 0.006" (0.152 mm) more than dimension "B."

<sup>&</sup>lt;sup>‡</sup> Dimensions "D" and "E" do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010" (0.254 mm) per side or 0.020" (0.508 mm) more than dimensions "D" or "E."

# 16.5 K04-073 28-Lead Plastic Shrink Small Outline (SS) – 5.30 mm



| Units                   |                |       | INCHES |       | М     | ILLIMETER | S*    |
|-------------------------|----------------|-------|--------|-------|-------|-----------|-------|
| Dimension Limits        |                | MIN   | NOM    | MAX   | MIN   | NOM       | MAX   |
| Pitch                   | р              |       | 0.026  |       |       | 0.65      |       |
| Number of Pins          | n              |       | 28     |       |       | 28        |       |
| Overall Pack. Height    | Α              | 0.068 | 0.073  | 0.078 | 1.73  | 1.86      | 1.99  |
| Shoulder Height         | A1             | 0.026 | 0.036  | 0.046 | 0.66  | 0.91      | 1.17  |
| Standoff                | A2             | 0.002 | 0.005  | 0.008 | 0.05  | 0.13      | 0.21  |
| Molded Package Length   | D <sup>‡</sup> | 0.396 | 0.402  | 0.407 | 10.07 | 10.20     | 10.33 |
| Molded Package Width    | E <sup>‡</sup> | 0.205 | 0.208  | 0.212 | 5.20  | 5.29      | 5.38  |
| Outside Dimension       | E1             | 0.301 | 0.306  | 0.311 | 7.65  | 7.78      | 7.90  |
| Shoulder Radius         | R1             | 0.005 | 0.005  | 0.010 | 0.13  | 0.13      | 0.25  |
| Gull Wing Radius        | R2             | 0.005 | 0.005  | 0.010 | 0.13  | 0.13      | 0.25  |
| Foot Length             | L              | 0.015 | 0.020  | 0.025 | 0.38  | 0.51      | 0.64  |
| Foot Angle              | φ              | 0     | 4      | 8     | 0     | 4         | 8     |
| Radius Centerline       | L1             | 0.000 | 0.005  | 0.010 | 0.00  | 0.13      | 0.25  |
| Lead Thickness          | С              | 0.005 | 0.007  | 0.009 | 0.13  | 0.18      | 0.22  |
| Lower Lead Width        | Β <sup>†</sup> | 0.010 | 0.012  | 0.015 | 0.25  | 0.32      | 0.38  |
| Mold Draft Angle Top    | α              | 0     | 5      | 10    | 0     | 5         | 10    |
| Mold Draft Angle Bottom | β              | 0     | 5      | 10    | 0     | 5         | 10    |

<sup>\*</sup> Controlling Parameter.

<sup>&</sup>lt;sup>†</sup> Dimension "B" does not include dam-bar protrusions. Dam-bar protrusions shall not exceed 0.003" (0.076 mm) per side or 0.006" (0.152 mm) more than dimension "B."

<sup>&</sup>lt;sup>‡</sup> Dimensions "D" and "E" do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010" (0.254 mm) per side or 0.020" (0.508 mm) more than dimensions "D" or "E."

### 16.6 K04-016 40-Lead Plastic Dual In-line (P) - 600 mil



| Units                        |                 |       | INCHES* |       | М     | ILLIMETER: | S     |
|------------------------------|-----------------|-------|---------|-------|-------|------------|-------|
| Dimension Limits             |                 | MIN   | NOM     | MAX   | MIN   | NOM        | MAX   |
| PCB Row Spacing              |                 |       | 0.600   |       |       | 15.24      |       |
| Number of Pins               | n               |       | 40      |       |       | 40         |       |
| Pitch                        | р               |       | 0.100   |       |       | 2.54       |       |
| Lower Lead Width             | В               | 0.016 | 0.018   | 0.020 | 0.41  | 0.46       | 0.51  |
| Upper Lead Width             | B1 <sup>†</sup> | 0.045 | 0.050   | 0.055 | 1.14  | 1.27       | 1.40  |
| Shoulder Radius              | R               | 0.000 | 0.005   | 0.010 | 0.00  | 0.13       | 0.25  |
| Lead Thickness               | С               | 0.009 | 0.010   | 0.011 | 0.23  | 0.25       | 0.28  |
| Top to Seating Plane         | Α               | 0.110 | 0.160   | 0.160 | 2.79  | 4.06       | 4.06  |
| Top of Lead to Seating Plane | A1              | 0.073 | 0.093   | 0.113 | 1.85  | 2.36       | 2.87  |
| Base to Seating Plane        | A2              | 0.020 | 0.020   | 0.040 | 0.51  | 0.51       | 1.02  |
| Tip to Seating Plane         | L               | 0.125 | 0.130   | 0.135 | 3.18  | 3.30       | 3.43  |
| Package Length               | D <sup>‡</sup>  | 2.013 | 2.018   | 2.023 | 51.13 | 51.26      | 51.38 |
| Molded Package Width         | E <sup>‡</sup>  | 0.530 | 0.535   | 0.540 | 13.46 | 13.59      | 13.72 |
| Radius to Radius Width       | E1              | 0.545 | 0.565   | 0.585 | 13.84 | 14.35      | 14.86 |
| Overall Row Spacing          | еВ              | 0.630 | 0.610   | 0.670 | 16.00 | 15.49      | 17.02 |
| Mold Draft Angle Top         | α               | 5     | 10      | 15    | 5     | 10         | 15    |
| Mold Draft Angle Bottom      | β               | 5     | 10      | 15    | 5     | 10         | 15    |

<sup>\*</sup> Controlling Parameter.

Dimension "B1" does not include dam-bar protrusions. Dam-bar protrusions shall not exceed 0.003" (0.076 mm) per side or 0.006" (0.152 mm) more than dimension "B1."

<sup>&</sup>lt;sup>‡</sup> Dimensions "D" and "E" do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010" (0.254 mm) per side or 0.020" (0.508 mm) more than dimensions "D" or "E."

# 16.7 K04-014 40-Lead Ceramic Dual In-line with Window (JW) – 600 mil



| Units                        |    |       | INCHES* |       | N     | IILLIMETER | S     |
|------------------------------|----|-------|---------|-------|-------|------------|-------|
| Dimension Limits             |    | MIN   | NOM     | MAX   | MIN   | NOM        | MAX   |
| PCB Row Spacing              |    |       | 0.600   |       |       | 15.24      |       |
| Number of Pins               | n  |       | 40      |       |       | 40         |       |
| Pitch                        | р  | 0.098 | 0.100   | 0.102 | 2.49  | 2.54       | 2.59  |
| Lower Lead Width             | В  | 0.016 | 0.020   | 0.023 | 0.41  | 0.50       | 0.58  |
| Upper Lead Width             | B1 | 0.050 | 0.053   | 0.055 | 1.27  | 1.33       | 1.40  |
| Shoulder Radius              | R  | 0.000 | 0.005   | 0.010 | 0.00  | 0.13       | 0.25  |
| Lead Thickness               | С  | 0.008 | 0.011   | 0.014 | 0.20  | 0.28       | 0.36  |
| Top to Seating Plane         | Α  | 0.190 | 0.205   | 0.220 | 4.83  | 5.21       | 5.59  |
| Top of Lead to Seating Plane | A1 | 0.117 | 0.135   | 0.153 | 2.97  | 3.43       | 3.89  |
| Base to Seating Plane        | A2 | 0.030 | 0.045   | 0.060 | 0.00  | 1.14       | 1.52  |
| Tip to Seating Plane         | L  | 0.135 | 0.140   | 0.145 | 3.43  | 3.56       | 3.68  |
| Package Length               | D  | 2.040 | 2.050   | 2.060 | 51.82 | 52.07      | 52.32 |
| Package Width                | E  | 0.514 | 0.520   | 0.526 | 13.06 | 13.21      | 13.36 |
| Radius to Radius Width       | E1 | 0.560 | 0.580   | 0.600 | 14.22 | 14.73      | 15.24 |
| Overall Row Spacing          | eВ | 0.610 | 0.660   | 0.710 | 15.49 | 16.76      | 18.03 |
| Window Diameter              | W  | 0.340 | 0.350   | 0.360 | 8.64  | 8.89       | 9.14  |

<sup>\*</sup> Controlling Parameter.

# 16.8 K04-076 44-Lead Plastic Thin Quad Flatpack (PT) 10x10x1 mm Body, 1.0/0.1 mm Lead Form



| Units                   |                |       | INCHES |       | М     | MILLIMETERS* |       |  |  |
|-------------------------|----------------|-------|--------|-------|-------|--------------|-------|--|--|
| Dimension Limits        |                | MIN   | NOM    | MAX   | MIN   | NOM          | MAX   |  |  |
| Pitch                   | р              |       | 0.031  |       |       | 0.80         |       |  |  |
| Number of Pins          | n              |       | 44     |       |       | 44           |       |  |  |
| Pins along Width        | n1             |       | 11     |       |       | 11           |       |  |  |
| Overall Pack. Height    | Α              | 0.039 | 0.043  | 0.047 | 1.00  | 1.10         | 1.20  |  |  |
| Shoulder Height         | A1             | 0.015 | 0.025  | 0.035 | 0.38  | 0.64         | 0.89  |  |  |
| Standoff                | A2             | 0.002 | 0.004  | 0.006 | 0.05  | 0.10         | 0.15  |  |  |
| Shoulder Radius         | R1             | 0.003 | 0.003  | 0.010 | 0.08  | 0.08         | 0.25  |  |  |
| Gull Wing Radius        | R2             | 0.003 | 0.006  | 0.008 | 0.08  | 0.14         | 0.20  |  |  |
| Foot Length             | L              | 0.005 | 0.010  | 0.015 | 0.13  | 0.25         | 0.38  |  |  |
| Foot Angle              | ф              | 0     | 3.5    | 7     | 0     | 3.5          | 7     |  |  |
| Radius Centerline       | L1             | 0.003 | 0.008  | 0.013 | 0.08  | 0.20         | 0.33  |  |  |
| Lead Thickness          | С              | 0.004 | 0.006  | 0.008 | 0.09  | 0.15         | 0.20  |  |  |
| Lower Lead Width        | Β <sup>†</sup> | 0.012 | 0.015  | 0.018 | 0.30  | 0.38         | 0.45  |  |  |
| Outside Tip Length      | D1             | 0.463 | 0.472  | 0.482 | 11.75 | 12.00        | 12.25 |  |  |
| Outside Tip Width       | E1             | 0.463 | 0.472  | 0.482 | 11.75 | 12.00        | 12.25 |  |  |
| Molded Pack. Length     | D <sup>‡</sup> | 0.390 | 0.394  | 0.398 | 9.90  | 10.00        | 10.10 |  |  |
| Molded Pack. Width      | E <sup>‡</sup> | 0.390 | 0.394  | 0.398 | 9.90  | 10.00        | 10.10 |  |  |
| Pin 1 Corner Chamfer    | Х              | 0.025 | 0.035  | 0.045 | 0.64  | 0.89         | 1.14  |  |  |
| Mold Draft Angle Top    | α              | 5     | 10     | 15    | 5     | 10           | 15    |  |  |
| Mold Draft Angle Bottom | β              | 5     | 12     | 15    | 5     | 12           | 15    |  |  |

<sup>\*</sup> Controlling Parameter.

<sup>†</sup> Dimension "B" does not include dam-bar protrusions. Dam-bar protrusions shall not exceed 0.003" (0.076 mm) per side or 0.006" (0.152 mm) more than dimension "B."

<sup>&</sup>lt;sup>‡</sup> Dimensions "D" and "E" do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010" (0.254 mm) per side or 0.020" (0.508 mm) more than dimensions "D" or "E."

JEDEC equivalent: MS-026 ACB

### 16.9 K04-071 44-Lead Plastic Quad Flatpack (PQ) 10x10x2 mm Body, 1.6/0.15 mm Lead Form



С

Вή

D1

E1

D‡

E‡

X

α

0.005

0.012

0.510

0.510

0.390

0.390

0.025

5

5

0.007

0.015

0.520

0.520

0.394

0.394

0.035

10

12

0.009

0.018

0.530

0.530

0.398

0.398

0.045

15

15

0.13

0.30

12.95

12.95

9.90

9.90

5

5

0.635

0.18

0.37

13.20

13.20

10.00

10.00

0.89

10

12

0.23

0.45

13.45

13.45

10.10

10.10

1.143

15

15

Lead Thickness

Lower Lead Width

Outside Tip Length

Molded Pack. Length

Pin 1 Corner Chamfer

Mold Draft Angle Top

Mold Draft Angle Bottom

Molded Pack. Width

Outside Tip Width

<sup>\*</sup> Controlling Parameter.

<sup>†</sup> Dimension "B" does not include dam-bar protrusions. Dam-bar protrusions shall not exceed 0.003" (0.076 mm) per side or 0.006" (0.152 mm) more than dimension "B."

<sup>&</sup>lt;sup>‡</sup> Dimensions "D" and "E" do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010" (0.254 mm) per side or 0.020" (0.508 mm) more than dimensions "D" or "E."

JEDEC equivalent: MS-022 AB

### 16.10 K04-048 44-Lead Plastic Leaded Chip Carrier (L) - Square



| Units                   |                 | INCHES* |       | М     | MILLIMETERS |       |       |
|-------------------------|-----------------|---------|-------|-------|-------------|-------|-------|
| Dimension Limits        |                 | MIN     | NOM   | MAX   | MIN         | NOM   | MAX   |
| Number of Pins          | n               |         | 44    |       |             | 44    |       |
| Pitch                   | р               |         | 0.050 |       |             | 1.27  |       |
| Overall Pack. Height    | Α               | 0.165   | 0.173 | 0.180 | 4.19        | 4.38  | 4.57  |
| Shoulder Height         | A1              | 0.095   | 0.103 | 0.110 | 2.41        | 2.60  | 2.79  |
| Standoff                | A2              | 0.015   | 0.023 | 0.030 | 0.38        | 0.57  | 0.76  |
| Side 1 Chamfer Dim.     | A3              | 0.024   | 0.029 | 0.034 | 0.61        | 0.74  | 0.86  |
| Corner Chamfer (1)      | CH1             | 0.040   | 0.045 | 0.050 | 1.02        | 1.14  | 1.27  |
| Corner Chamfer (other)  | CH2             | 0.000   | 0.005 | 0.010 | 0.00        | 0.13  | 0.25  |
| Overall Pack. Width     | E1              | 0.685   | 0.690 | 0.695 | 17.40       | 17.53 | 17.65 |
| Overall Pack. Length    | D1              | 0.685   | 0.690 | 0.695 | 17.40       | 17.53 | 17.65 |
| Molded Pack. Width      | E <sup>‡</sup>  | 0.650   | 0.653 | 0.656 | 16.51       | 16.59 | 16.66 |
| Molded Pack. Length     | D <sup>‡</sup>  | 0.650   | 0.653 | 0.656 | 16.51       | 16.59 | 16.66 |
| Footprint Width         | E2              | 0.610   | 0.620 | 0.630 | 15.49       | 15.75 | 16.00 |
| Footprint Length        | D2              | 0.610   | 0.620 | 0.630 | 15.49       | 15.75 | 16.00 |
| Pins along Width        | n1              |         | 11    |       |             | 11    |       |
| Lead Thickness          | С               | 0.008   | 0.010 | 0.012 | 0.20        | 0.25  | 0.30  |
| Upper Lead Width        | B1 <sup>†</sup> | 0.026   | 0.029 | 0.032 | 0.66        | 0.74  | 0.81  |
| Lower Lead Width        | В               | 0.015   | 0.018 | 0.021 | 0.38        | 0.46  | 0.53  |
| Upper Lead Length       | L               | 0.050   | 0.058 | 0.065 | 1.27        | 1.46  | 1.65  |
| Shoulder Inside Radius  | R1              | 0.003   | 0.005 | 0.010 | 0.08        | 0.13  | 0.25  |
| J-Bend Inside Radius    | R2              | 0.015   | 0.025 | 0.035 | 0.38        | 0.64  | 0.89  |
| Mold Draft Angle Top    | α               | 0       | 5     | 10    | 0           | 5     | 10    |
| Mold Draft Angle Bottom | β               | 0       | 5     | 10    | 0           | 5     | 10    |

<sup>\*</sup> Controlling Parameter.

JEDEC equivalent: MO-047 AC

<sup>&</sup>lt;sup>†</sup> Dimension "B1" does not include dam-bar protrusions. Dam-bar protrusions shall not exceed 0.003" (0.076 mm) per side or 0.006" (0.152 mm) more than dimension "B1."

<sup>&</sup>lt;sup>‡</sup> Dimensions "D" and "E" do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010" (0.254 mm) per side or 0.020" (0.508 mm) more than dimensions "D" or "E."

# **APPENDIX A: REVISION HISTORY**

| Version | Date | Revision Description                                                                                                                                                                                           |
|---------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A       |      | This is a new data sheet. However, the devices described in this data sheet are the upgrades to the devices found in the <i>PIC16C6X Data Sheet</i> , DS30234D, and the <i>PIC16C7X Data Sheet</i> , DS30390E. |

### APPENDIX B: DEVICE DIFFERENCES

The differences between the devices in this data sheet are listed in Table B-1.

### TABLE B-1: DEVICE DIFFERENCES

| Difference          | PIC16C63A                                                              | PIC16C65B                                                                           | PIC16C73B                                                              | PIC16C74B                                                                           |
|---------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------------|
| A/D                 | no                                                                     | no                                                                                  | 5 channels, 8 bits                                                     | 8 channels, 8 bits                                                                  |
| Parallel Slave Port | no                                                                     | yes                                                                                 | no                                                                     | yes                                                                                 |
| Packages            | 28-pin PDIP, 28-pin<br>windowed CERDIP,<br>28-pin SOIC, 28-pin<br>SSOP | 40-pin PDIP, 40-pin<br>windowed CERDIP,<br>44-pin TQFP, 44-pin<br>MQFP, 44-pin PLCC | 28-pin PDIP, 28-pin<br>windowed CERDIP,<br>28-pin SOIC, 28-pin<br>SSOP | 40-pin PDIP, 40-pin<br>windowed CERDIP,<br>44-pin TQFP, 44-pin<br>MQFP, 44-pin PLCC |

## APPENDIX C: CONVERSION CONSIDERATIONS

Considerations for converting from previous versions of devices to the ones listed in this data sheet are listed in Table C-1.

# TABLE C-1: CONVERSION CONSIDERATIONS

| Difference    | PIC16C63/65A/73A/74A                                             | PIC16C63A/65B/73B/74B |
|---------------|------------------------------------------------------------------|-----------------------|
| Voltage Range | 2.5V - 6.0V                                                      | 2.5V - 5.5V           |
| SSP module    | single mode SPI                                                  | 4-mode SPI            |
| SSP module    | Can only transmit one word in SPI mode of enhanced SSP.          | N/A                   |
| CCP module    | CCP does not reset TMR1 when in special event trigger mode.      | N/A                   |
| USART module  | USART receiver errata in BRGH=1 mode.                            | N/A                   |
| Timer1 module | Writing to TMR1L register can cause over-flow in TMR1H register. | N/A                   |

# APPENDIX D: MIGRATION FROM BASELINE TO MIDRANGE DEVICES

This section discusses how to migrate from a baseline device (i.e., PIC16C5X) to a midrange device (i.e., PIC16CXXX).

The following are the list of modifications over the PIC16C5X microcontroller family:

- Instruction word length is increased to 14-bits.
   This allows larger page sizes both in program memory (2K now as opposed to 512 before) and register file (128 bytes now versus 32 bytes before).
- A PC high latch register (PCLATH) is added to handle program memory paging. Bits PA2, PA1, PA0 are removed from STATUS register.
- 3. Data memory paging is redefined slightly. STATUS register is modified.
- Four new instructions have been added: RETURN, RETFIE, ADDLW, and SUBLW.
   Two instructions TRIS and OPTION are being phased out although they are kept for compatibility with PIC16C5X.
- OPTION and TRIS registers are made addressable.
- Interrupt capability is added. Interrupt vector is at 0004h.
- 7. Stack size is increased to 8 deep.
- 8. Reset vector is changed to 0000h.
- Reset of all registers is revisited. Five different reset (and wake-up) types are recognized. Registers are reset differently.
- Wake up from SLEEP through interrupt is added.
- Two separate timers, Oscillator Start-up Timer (OST) and Power-up Timer (PWRT) are included for more reliable power-up. These timers are invoked selectively to avoid unnecessary delays on power-up and wake-up.
- 12. PORTB has weak pull-ups and interrupt on change feature.
- 13. T0CKI pin is also a port pin (RA4) now.
- 14. FSR is made a full eight bit register.
- "In-circuit serial programming" is made possible.
   The user can program PIC16CXX devices using only five pins: VDD, Vss, MCLR/VPP, RB6 (clock) and RB7 (data in/out).
- PCON status register is added with a Power-on Reset status bit (POR).
- Code protection scheme is enhanced such that portions of the program memory can be protected, while the remainder is unprotected.

18. Brown-out protection circuitry has been added. Controlled by configuration word bit BODEN. Brown-out reset ensures the device is placed in a reset condition if VDD dips below a fixed setpoint.

To convert code written for PIC16C5X to PIC16CXXX, the user should take the following steps:

- Remove any program memory page select operations (PA2, PA1, PA0 bits) for CALL, GOTO.
- Revisit any computed jump operations (write to PC or add to PC, etc.) to make sure page bits are set properly under the new scheme.
- 3. Eliminate any data memory page switching. Redefine data variables to reallocate them.
- 4. Verify all writes to STATUS, OPTION, and FSR registers since these have changed.
- 5. Change reset vector to 0000h.

# APPENDIX E: BIT/REGISTER CROSS-REFERENCE LIST

| ADCS1:ADCS0                                                                                                                                                                                                       | .ADCON0<7:6>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADIE                                                                                                                                                                                                              | .PIE1<6>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| ADIF                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| ADON                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| BF                                                                                                                                                                                                                | .SSPSTAT<0>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| BOR                                                                                                                                                                                                               | .PCON<0>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| BRGH                                                                                                                                                                                                              | TXSTA-2>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| C                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| CCP1IE                                                                                                                                                                                                            | .PIE1<2>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| CCP1IF                                                                                                                                                                                                            | .PIR1<2>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| CCP1M3:CCP1M0                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| CCP1X:CCP1Y                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| CCP2IE                                                                                                                                                                                                            | .PIE2<0>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| CCP2IF                                                                                                                                                                                                            | .PIR2<0>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| CCP2M3:CCP2M0                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| CCP2X:CCP2Y                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| CHS2:CHS0                                                                                                                                                                                                         | .ADCON0<5:3>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| CKE                                                                                                                                                                                                               | .SSPSTAT<6>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| CKP                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| CREN                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| CSRC                                                                                                                                                                                                              | .TXSTA<7>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| D/A                                                                                                                                                                                                               | SSPSTAT<5>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| DC                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| FERR                                                                                                                                                                                                              | .RCSTA<2>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| GIE                                                                                                                                                                                                               | .INTCON<7>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| GO/DONE                                                                                                                                                                                                           | ADCON0<2>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| IBF                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| IBOV                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| INTE                                                                                                                                                                                                              | .INTCON<4>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| INTEDG                                                                                                                                                                                                            | OPTION REG<6>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| INTF                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| IRP                                                                                                                                                                                                               | .STATUS<7>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| OBF                                                                                                                                                                                                               | .TRISE<6>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| OERR                                                                                                                                                                                                              | .RCSTA<1>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| OERR                                                                                                                                                                                                              | .RCSTA<1><br>.SSPSTAT<4>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| OERR                                                                                                                                                                                                              | .RCSTA<1><br>.SSPSTAT<4>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| OERR                                                                                                                                                                                                              | .RCSTA<1><br>.SSPSTAT<4><br>.ADCON1<2:0>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| OERRP                                                                                                                                                                                                             | .RCSTA<1><br>.SSPSTAT<4><br>.ADCON1<2:0><br>.STATUS<3>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| OERR                                                                                                                                                                                                              | .RCSTA<1><br>.SSPSTAT<4><br>.ADCON1<2:0><br>.STATUS<3><br>.INTCON<6>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| OERR                                                                                                                                                                                                              | .RCSTA<1> .SSPSTAT<4> .ADCON1<2:0> .STATUS<3> .INTCON<6> .PCON<1>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| OERR                                                                                                                                                                                                              | .RCSTA<1> .SSPSTAT<4> .ADCON1<2:0> .STATUS<3> .INTCON<6> .PCON<1>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| OERR                                                                                                                                                                                                              | RCSTA<1><br>SSPSTAT<4><br>ADCON1<2:0><br>STATUS<3><br>INTCON<6><br>PCON<1><br>OPTION_REG<2:0>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| OERR                                                                                                                                                                                                              | RCSTA<1> .SSPSTAT<4> .ADCON1<2:0> .STATUS<3> .INTCON<6> .PCON<1> .OPTION_REG<2:0> .OPTION_REG<3>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| OERR                                                                                                                                                                                                              | RCSTA<1> .SSPSTAT<4> .SSPSTAT<4> .ADCON1<2:0> .STATUS<3> .INTCON<6> .PCON<1> .OPTION_REG<2:0> .OPTION_REG<3> .PIE1<7>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| OERR                                                                                                                                                                                                              | RCSTA<1> .SSPSTAT<4> .ADCON1<2:0> .STATUS<3> .INTCON<6> .PCON<1> .OPTION_REG<2:0> .OPTION_REG<3> .PIE1<7> .PIR1<7>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| OERR                                                                                                                                                                                                              | RCSTA<1> .SSPSTAT<4> .ADCON1<2:0> .STATUS<3> .INTCON<6> .PCON<1> .OPTION_REG<2:0> .OPTION_REG<3> .PIE1<7> .PIR1<7>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| OERR                                                                                                                                                                                                              | RCSTA<1><br>SSPSTAT<4><br>ADCON1<2:0><br>STATUS<3><br>INTCON<6><br>PCON<1><br>OPTION_REG<2:0><br>OPTION_REG<3><br>PIE1<7><br>PIR1<7><br>TRISE<4>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| OERR                                                                                                                                                                                                              | RCSTA<1><br>SSPSTAT<4><br>ADCON1<2:0><br>STATUS<3><br>.INTCON<6><br>.PCON<1><br>.OPTION_REG<2:0><br>.OPTION_REG<3><br>.PIE1<7><br>.PIR1<7><br>.TRISE<4><br>.SSPSTAT<2>                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| OERR                                                                                                                                                                                                              | RCSTA<1> SSPSTAT<4> ADCON1<2:0> STATUS<3> INTCON<6> PCON<1> OPTION_REG<2:0> OPTION_REG<3> PIE1<7> PIR1<7> TRISE<4> SSPSTAT<2> INTCON<3>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| OERR                                                                                                                                                                                                              | RCSTA<1> .SSPSTAT<4> .ADCON1<2:0> .STATUS<3> .INTCON<6> .PCON<1> .OPTION_REG<2:0> .OPTION_REG<3> .PIE1<7> .PIE1<7> .TRISE<4> .SSPSTAT<2> .INTCON<3> .INTCON<3> .INTCON<3> .INTCON<3> .INTCON<3> .INTCON<3>                                                                                                                                                                                                                                                                                                                                                                                                                               |
| OERR                                                                                                                                                                                                              | RCSTA<1> .SSPSTAT<4> .ADCON1<2:0> .STATUS<3> .INTCON<6> .PCON<1> .OPTION_REG<2:0> .OPTION_REG<3> .PIE1<7> .PIE1<7> .TRISE<4> .SSPSTAT<2> .INTCON<3> .INTCON<3> .INTCON<3> .INTCON<3> .INTCON<3> .INTCON<3>                                                                                                                                                                                                                                                                                                                                                                                                                               |
| OERR                                                                                                                                                                                                              | RCSTA<1> .SSPSTAT<4> .ADCON1<2:0> .STATUS<3> .INTCON<6> .PCON<1> .OPTION_REG<2:0> .OPTION_REG<3> .PIE1<7> .PIE1<7> .TRISE<4> .SSPSTAT<2> .INTCON<3> .INTCON<3> .INTCON<3> .INTCON<3> .INTCON<3> .INTCON<3> .INTCON<3> .INTCON<5> .OPTION_REG<7>                                                                                                                                                                                                                                                                                                                                                                                          |
| OERR                                                                                                                                                                                                              | RCSTA<1> SSPSTAT<4> ADCON1<2:0> STATUS<3> INTCON<6> PCON<1> OPTION_REG<2:0> OPTION_REG<3> PIE1<7> PIR1<7> TRISE<4> SSPSTAT<2> INTCON<3> INTCON<3> INTCON<3> INTCON<3> INTCON<3> INTCON<5 INTCON<5 INTCON<5 INTCON<5 PIE1<5> PIE1<5>                                                                                                                                                                                                                                                                                                                                                                                                      |
| OERR                                                                                                                                                                                                              | RCSTA<1> SSPSTAT<4> ADCON1<2:0> .STATUS<3> .INTCON<6> .PCON<1> .OPTION_REG<2:0> .OPTION_REG<3> .PIE1<7> .PIR1<7> .TRISE<4> .SSPSTAT<2> .INTCON<3> .INTCON<0> .OPTION_REG<7> .PIE1<5> .PIE1<5> .PIE1<5> .PIE1<5> .PIE1<5> .PIE1<5> .PIE1<5> .PIE1<5> .PIE1<5>                                                                                                                                                                                                                                                                                                                                                                             |
| OERR                                                                                                                                                                                                              | RCSTA<1> SSPSTAT<4> ADCON1<2:0> STATUS<3> INTCON<6> PCON<1> OPTION_REG<2:0> OPTION_REG<3> PIE1<7> PIR1<7> TRISE<4> SSPSTAT<2> INTCON<3> INTCON<3> INTCON<6> POTION_REG<7> PIE1<5> SPSTAT<2> INTCON<5 INTCON<6 OPTION_REG<7> PIE1<5> SPIE1<5> STATUS<6:5>                                                                                                                                                                                                                                                                                                                                                                                 |
| OERR                                                                                                                                                                                                              | RCSTA<1> SSPSTAT<4> ADCON1<2:0> STATUS<3> INTCON<6> PCON<1> OPTION_REG<2:0> OPTION_REG<3> PIE1<7> PIR1<7> TRISE<4> SSPSTAT<2> INTCON<3> INTCON<3> INTCON<6> POTION_REG<7> PIE1<5> SPSTAT<2> INTCON<5 INTCON<6 OPTION_REG<7> PIE1<5> SPIE1<5> STATUS<6:5>                                                                                                                                                                                                                                                                                                                                                                                 |
| OERR                                                                                                                                                                                                              | RCSTA<1> .SSPSTAT<4> .SSPSTAT<4> .ADCON1<2:0> .STATUS<3> .INTCON<6> .PCON<1> .OPTION_REG<2:0> .OPTION_REG<3> .PIE1<7> .PIR1<7> .TRISE<4> .SSPSTAT<2> .INTCON<3> .INTCON<3> .INTCON<3> .INTCON<5 .OPTION_REG<7> .PIE1<5> .STATUS<6:5> .STATUS<6:5> .RCSTA<6>                                                                                                                                                                                                                                                                                                                                                                              |
| OERR                                                                                                                                                                                                              | RCSTA<1> .SSPSTAT<4> .SSPSTAT<4> .ADCON1<2:0> .STATUS<3> .INTCON<6> .PCON<1> .OPTION_REG<2:0> .OPTION_REG<3> .PIE1<7> .PIE1<7> .PIR1<7> .TRISE<4> .SSPSTAT<2> .INTCON<3> .INTCON<3> .INTCON<6> .OPTION_REG<7> .PIE1<5> .PIE1<5> .PIE1<5> .PIE1<5> .PIE1<5> .PIE1<5> .RCSTA<6> .RCSTA<0>                                                                                                                                                                                                                                                                                                                                                  |
| OERR                                                                                                                                                                                                              | RCSTA<1> SSPSTAT<4> ADCON1<2:0> STATUS<3> INTCON<6> PCON<1> OPTION_REG<2:0> OPTION_REG<3> PIE1<7> PIR1<7> .TRISE<4> .SSPSTAT<2> INTCON<0> OPTION_REG<7> PIE1<5> PIE1<5> PIE1<5> .RTATUS<6:5> .RCSTA<6> .RCSTA<6> .RCSTA<5> .SSPSTAT<3> .SSPSTAT<3> .STATUS<6:5> .STATUS<6:5> .RCSTA<6> .RCSTA<6> .SSPSTAT<3> .SSPSTAT<3> .SSPSTAT<3> .SSPSTAT<3> .SSPSTAT<3> .SSPSTAT<3 .SSPSTAT<3 .SSPSTAT<3 .SSPSTAT<3 .SSPSTAT<3 .SSPSTAT<3 .SSPSTAT<3                                                                                                                                                                                                |
| OERR                                                                                                                                                                                                              | RCSTA<1> SSPSTAT<4> ADCON1<2:0> .STATUS<3> .INTCON<6> .PCON<1> .OPTION_REG<2:0> .OPTION_REG<3> .PIE1<7> .PIR1<7> .TRISE<4> .SSPSTAT<2> .INTCON<3> .INTCON<3> .INTCON<6> .POTION_REG<7> .PIE1<5> .PIE1<5> .PIE1<5> .PIE1<5> .STATUS<6:5> .RCSTA<6> .RCSTA<6> .RCSTA<6> .SSPSTAT<3> .SSPSTAT<3> .SSPSTAT<3> .SSPSTAT<3> .SSPSTAT<3> .SSPSTAT<3 .SSPSTAT<3 .SSPSTAT<3 .SSPSTAT<3 .SSPSTAT<3                                                                                                                                                                                                                                                 |
| OERR                                                                                                                                                                                                              | RCSTA<1> SSPSTAT<4> ADCON1<2:0> .STATUS<3> .INTCON<6> .PCON<1> .OPTION_REG<2:0> .OPTION_REG<3> .PIE1<7> .PIR1<7> .TRISE<4> .SSPSTAT<2> .INTCON<3> .INTCON<3> .INTCON<6> .POTION_REG<7> .PIE1<5> .PIE1<5> .PIE1<5> .PIE1<5> .STATUS<6:5> .RCSTA<6> .RCSTA<6> .RCSTA<6> .SSPSTAT<3> .SSPSTAT<3> .SSPSTAT<3> .SSPSTAT<3> .SSPSTAT<3> .SSPSTAT<3 .SSPSTAT<3 .SSPSTAT<3 .SSPSTAT<3 .SSPSTAT<3                                                                                                                                                                                                                                                 |
| OERR                                                                                                                                                                                                              | RCSTA<1> SSPSTAT<4> ADCON1<2:0> STATUS<3> INTCON<6> PCON<1> OPTION_REG<2:0> OPTION_REG<3> PIE1<7> INTCON<6> SSPSTAT<2> INTCON<3> INTCON<6 SSPSTAT<2> INTCON<6 SSPSTAT<2> INTCON<6 COPTION_REG<7> PIE1<5> PIE1<5 COPTION_REG<7> PIE1<5 SSPSTAT<2 SSPSTAT<2 SSPSTAT<2 SSPSTAT<2 SSPSTAT<2 SSPSTAT<3 SSPSTAT<3 SSPSTAT<3 SSPSTAT<3 SSPSTAT<3 SSPSTAT<3 RCSTA<7> RCSTA<7>                                                                                                                                                                                                                                                                    |
| OERR                                                                                                                                                                                                              | RCSTA<1> .SSPSTAT<4> .SSPSTAT<4> .ADCON1<2:0> .STATUS<3> .INTCON<6> .PCON<1> .OPTION_REG<2:0> .OPTION_REG<3> .PIE1<7> .PIR1<7> .TRISE<4> .SSPSTAT<2> .INTCON<0> .OPTION_REG<7> .PIC1<5> .STATUS<6:5> .RCSTA<6> .RCSTA<6> .RCSTA<6> .RCSTA<7> .RCSTA<7> .RCSTA<7> .RCSTA<5> .RCSTA<7> .RCSTA<5> .RCSTA<7> .RCSTA<5>                                                                                                                                                                                                                                                                                                                       |
| OERR                                                                                                                                                                                                              | RCSTA<1> SSPSTAT<4> ADCON1<2:0> STATUS<3> INTCON<6> PCON<1> OPTION_REG<2:0> OPTION_REG<3> PIE1<7> IRISE<4> SSPSTAT<2> INTCON<3> INTCON<3> INTCON<63> PIE1<5> PIE1<5> PIE1<5> PIE1<5> STATUS<6:5> RCSTA<6> RCSTA<6> RCSTA<7> RCSTA<7> RCSTA<7> RCSTA<7> RCSTA<5> SSPSTAT<7  SSPSTAT<7  STATUS<6:5> RCSTA<6> RCSTA<7  RCSTA<7  RCSTA<7  RCSTA<7  RCSTA<5> SSPCON<5>                                                                                                                                                                                                                                                                        |
| OERR                                                                                                                                                                                                              | RCSTA<1> .SSPSTAT<4> .SSPSTAT<4> .ADCON1<2:0> .STATUS<3> .INTCON<6> .PCON<1> .OPTION_REG<2:0> .OPTION_REG<3> .PIE1<7> .PIE1<7> .TRISE<4> .SSPSTAT<2> .INTCON<3> .INTCON<3> .INTCON<3> .INTCON<3> .INTCON<6> .PEI1<5> .PIE1<5> .PIE1<5> .FIATUS<6:5> .RCSTA<6> .RCSTA<0> .SSPSTAT<7> .RCSTA<7> .RCSTA<7> .RCSTA<7> .RCSTA<5> .SSPCON<5> .SPCON<5> .SPCON<5> .PIE1<3> .PIE1<3> .PIE1<3> .RCSTA<7> .RCSTA<5> .SSPCON<5> .SSPCON<5> .SPIE1<3> .SPIE1<3> .SPIE1<3> .SSPCON<5> .SPIE1<3> |
| OERR                                                                                                                                                                                                              | RCSTA<1> .SSPSTAT<4> .SSPSTAT<4> .ADCON1<2:0> .STATUS<3> .INTCON<6> .PCON<1> .OPTION_REG<2:0> .OPTION_REG<3> .PIE1<7> .PIE1<7> .TRISE<4> .SSPSTAT<2> .INTCON<3> .INTCON<3> .INTCON<3> .INTCON<3> .INTCON<6> .PEI1<5> .PIE1<5> .PIE1<5> .FIATUS<6:5> .RCSTA<6> .RCSTA<0> .SSPSTAT<7> .RCSTA<7> .RCSTA<7> .RCSTA<7> .RCSTA<5> .SSPCON<5> .SPCON<5> .SPCON<5> .PIE1<3> .PIE1<3> .PIE1<3> .RCSTA<7> .RCSTA<5> .SSPCON<5> .SSPCON<5> .SPIE1<3> .SPIE1<3> .SPIE1<3> .SSPCON<5> .SPIE1<3> |
| OERR P PCFG2:PCFG0 PD PD PD PEIE POR PS2:PS0 PSA PSPIE PSPMODE R/W RBIE RBIF RBPU RCIE RCIF RCIF RP1:RP0 RX9 RX9D S S SMP SPEN SPEN SSPEN SSPIE | RCSTA<1> SSPSTAT<4> ADCON1<2:0> .STATUS<3> .INTCON<6> .PCON<1> .OPTION_REG<2:0> .OPTION_REG<3> .PIE1<7> .PIE1<7> .TRISE<4> .SSPSTAT<2> .INTCON<0> .OPTION_REG<7> .PIE1<5> .PIE1<5> .PIE1<5> .RCSTA<6> .RCSTA<6> .RCSTA<6> .RCSTA<6> .RCSTA<7> .RCSTA<7> .RCSTA<7> .RCSTA<5> .SSPCON<5> .PIE1<3> .PIE1<3> .PIE1<3> .PIE1<3>                                                                                   |
| OERR                                                                                                                                                                                                              | RCSTA<1> SSPSTAT<4> ADCON1<2:0> .STATUS<3> .INTCON<6> .PCON<1> .OPTION_REG<2:0> .OPTION_REG<3> .PIE1<7> .PIR1<7> .TRISE<4> .SSPSTAT<2> .INTCON<3> .INTCON<3> .INTCON<6> .PEON<3 .SSPSTAT<2> .INTCON<3> .INTCON<3> .INTCON<3> .INTCON<3> .INTCON<3 .INTCON<3 .PIE1<5> .PIE1<5> .PIE1<5> .PIE1<5> .STATUS<6:5> .RCSTA<6> .RCSTA<6> .RCSTA<6> .RCSTA<7> .RCSTA<7> .RCSTA<7> .RCSTA<5> .SSPCON<5> .PIE1<3> .SSPCON<5> .PIE1<3> .SSPCON<5> .PIE1<3> .SSPCON<5> .SSPCON<5> .PIE1<3> .SSPCON<5                                                                                                                                                  |
| OERR P PCFG2:PCFG0 PD PEIE POR PS2:PS0 PSA PSPIE PSPMODE RW RBIE RBIF RBPU RCIE RCIF RCIF RSPO RX9 RX9 SX9 SXP                                                                | RCSTA<1> .SSPSTAT<4> .SSPSTAT<4> .ADCON1<2:0> .STATUS<3> .INTCON<6> .PCON<1> .OPTION_REG<2:0> .OPTION_REG<3> .PIE1<7> .PIR1<7> .TRISE<4> .SSPSTAT<2> .INTCON<3> .INTCON<3> .INTCON<3> .INTCON<3> .INTCON<3> .INTCON<5 .OPTION_REG<7> .PIE1<5> .PIE1<5> .PIE1<5> .RCSTA<6> .RCSTA<6> .RCSTA<6> .RCSTA<7> .RCSTA<7> .RCSTA<7> .RCSTA<7> .RCSTA<7> .RCSTA<5> .SSPCON<5> .PIE1<3> .SSPCON<5> .PIE1<3> .SSPCON<5> .SSPCON<5> .SSPCON<6> .SSPCON<6>                                                                                                                                                                                            |
| OERR                                                                                                                                                                                                              | RCSTA<1> .SSPSTAT<4> .SSPSTAT<4> .ADCON1<2:0> .STATUS<3> .INTCON<6> .PCON<1> .OPTION_REG<2:0> .OPTION_REG<3> .PIE1<7> .TRISE<4> .SSPSTAT<2> .INTCON<3> .INTCON<3> .INTCON<3> .INTCON<3> .INTCON<6> .OPTION_REG<7> .PIE1<5> .PIE1<5> .PIE1<5> .PIE1<5> .STATUS<6:5> .RCSTA<6> .RCSTA<6> .RCSTA<7> .RCSTA<7> .RCSTA<7> .RCSTA<7> .RCSTA<7> .RCSTA<7> .SSPCON<5> .PIE1<3> .SSPCON<5> .PIE1<3> .SSPCON<5> .PIE1<3> .SSPCON<5> .PIE1<3> .SSPCON<5> .PIE1<3> .SSPCON<5 .SSPCON<65 .TXSTA<4>                                                                                                                                                    |
| OERR P PCFG2:PCFG0 PD PEIE POR PS2:PS0 PSA PSPIE PSPMODE RW RBIE RBIF RBPU RCIE RCIF RCIF RSPO RX9 RX9 SX9 SXP                                                                | RCSTA<1> .SSPSTAT<4> .SSPSTAT<4> .ADCON1<2:0> .STATUS<3> .INTCON<6> .PCON<1> .OPTION_REG<2:0> .OPTION_REG<3> .PIE1<7> .TRISE<4> .SSPSTAT<2> .INTCON<3> .INTCON<3> .INTCON<3> .INTCON<3> .INTCON<6> .OPTION_REG<7> .PIE1<5> .PIE1<5> .PIE1<5> .PIE1<5> .STATUS<6:5> .RCSTA<6> .RCSTA<6> .RCSTA<7> .RCSTA<7> .RCSTA<7> .RCSTA<7> .RCSTA<7> .RCSTA<7> .SSPCON<5> .PIE1<3> .SSPCON<5> .PIE1<3> .SSPCON<5> .PIE1<3> .SSPCON<5> .PIE1<3> .SSPCON<5> .PIE1<3> .SSPCON<5 .SSPCON<65 .TXSTA<4>                                                                                                                                                    |

| TOIE            | INITOON    |
|-----------------|------------|
| · • · =         |            |
| T0IF            |            |
| T0SE            |            |
| T1CKPS1:T1CKPS0 | T1CON<5:4> |
| T10SCEN         | T1CON<3>   |
| T1SYNC          | T1CON<2>   |
| T2CKPS1:T2CKPS0 | T2CON<1:0> |
| TMR1CS          | T1CON<1>   |
| TMR1IE          | PIE1<0>    |
| TMR1IF          | PIR1<0>    |
| TMR1ON          | T1CON<0>   |
| TMR2IE          | PIE1<1>    |
| TMR2IF          | PIR1<1>    |
| TMR2ON          | T2CON<2>   |
| TO              | STATUS<4>  |
| TOUTPS3:TOUTPS0 | T2CON<6:3> |
| TRMT            | TXSTA<1>   |
| TX9             | TXSTA<6>   |
| TX9D            | TXSTA<0>   |
| TXEN            | TXSTA<5>   |
| TXIE            | PIE1<4>    |
| TXIF            | PIR1<4>    |
| UA              | SSPSTAT<1> |
| WCOL            |            |
| Z               | STATUS<2>  |
|                 |            |

NOTES:

| INDEX                                           | Flag (CCP2IF Bit)21                                 |
|-------------------------------------------------|-----------------------------------------------------|
| A                                               | RC1/T1OSI/CCP2 Pin                                  |
|                                                 | Interaction of Two CCP Modules45                    |
| A/D                                             | Timer Resources45                                   |
| A/D Converter Enable (ADIE Bit)                 | Timing Diagram 112                                  |
| A/D Converter Flag (ADIF Bit)19, 77             | CCP1CON Register45                                  |
| A/D Converter Interrupt, Configuring77          | CCP1M3:CCP1M0 Bits                                  |
| ADCON0 Register13, 75                           | CCP1X:CCP1Y Bits                                    |
| ADCON1 Register14, 75, 76                       | CCP2CON Register4                                   |
| ADRES Register 13, 75, 77                       | CCP2M3:CCP2M0 Bits                                  |
| Analog Port Pins                                | CCP2X:CCP2Y Bits                                    |
| Analog Port Pins, Configuring79                 | Code Protection                                     |
| Block Diagram77                                 | CP1:CP0 Bits                                        |
| Block Diagram, Analog Input Model78             |                                                     |
| Channel Select (CHS2:CHS0 Bits)75               | Compare (CCP Module)                                |
| Clock Select (ADCS1:ADCS0 Bits)75               | Block Diagram                                       |
| Configuring the Module77                        | CCP Pin Configuration                               |
| Conversion Clock (TAD)79                        | CCPR1H:CCPR1L Registers                             |
| Conversion Status (GO/DONE Bit)75, 77           | Software Interrupt                                  |
| Conversions80                                   | Special Event Trigger 41, 47, 80                    |
| Converter Characteristics 121                   | Timer1 Mode Selection                               |
| Module On/Off (ADON Bit)75                      | Configuration Bits8                                 |
| Port Configuration Control (PCFG2:PCFG0 Bits)76 | Conversion Considerations                           |
| Sampling Requirements78                         | D                                                   |
| Special Event Trigger (CCP)47, 80               | Data Memory11                                       |
| Timing Diagram                                  | Bank Select (RP1:RP0 Bits)                          |
| Absolute Maximum Ratings                        | General Purpose Registers11                         |
| •                                               | Register File Map12                                 |
| ADCON0 Register                                 | Special Function Registers                          |
|                                                 | DC Characteristics                                  |
| ADON Bit                                        | Development Support97                               |
| CHS2:CHS0 Bits                                  | Development Tools                                   |
| GO/DONE Bit75, 77                               | Device Differences                                  |
| ADCON1 Register                                 | Direct Addressing                                   |
| PCFG2:PCFG0 Bits76                              | E                                                   |
| ADRES Register 13, 75, 77                       | Electrical Characteristics 10°                      |
| Architecture                                    |                                                     |
| PIC16C63A/PIC16C73B Block Diagram5              | Errata                                              |
| PIC16C65B/PIC16C74B Block Diagram6              | External Power-on Reset Circuit                     |
| Assembler                                       | F                                                   |
| MPASM Assembler98                               | Firmware Instructions                               |
| В                                               | ftp site                                            |
| Banking, Data Memory11, 15                      | Fuzzy Logic Dev. System (fuzzyTECH®-MP)             |
| Brown-out Reset (BOR) 81, 83, 85, 86, 87        | Į.                                                  |
| BOR Enable (BODEN Bit)81                        | I/O Ports                                           |
| BOR Status (BOR Bit)22                          | I <sup>2</sup> C (SSP Module) 56                    |
| Timing Diagram110                               | ACK Pulse 56, 57, 58, 59, 60                        |
| C                                               | Addressing57                                        |
| Capture (CCP Module)46                          | Block Diagram 56                                    |
| Block Diagram                                   | Buffer Full Status (BF Bit)                         |
| CCP Pin Configuration                           | Clock Polarity Select (CKP Bit)                     |
| CCPR1H:CCPR1L Registers46                       | Data/Address (D/A Bit)                              |
| Changing Between Capture Prescalers46           | Master Mode                                         |
| Software Interrupt                              | Mode Select (SSPM3:SSPM0 Bits)                      |
| Timer1 Mode Selection                           | Multi-Master Mode                                   |
|                                                 | Read/Write Bit Information (R/W Bit) 52, 57, 58, 59 |
| Capture/Compare/PWM (CCP)45                     | Receive Overflow Indicator (SSPOV Bit)              |
| CCP1                                            | Reception                                           |
| CCP1CON Register                                | Reception Timing Diagram                            |
| CCPR1H Register13, 45                           | Serial Clock (RC3/SCK/SCL)                          |
| CCPR1L Register                                 |                                                     |
| Enable (CCP1IE Bit)                             | Slave Mode                                          |
| Flag (CCP1IF Bit)19                             | Start (S Bit)                                       |
| RC2/CCP1 Pin7, 9                                | Stop (P Bit)                                        |
| CCP245                                          | Synchronous Serial Port Enable (SSPEN Bit)          |
| CCP2CON Register13, 45                          | Timing Diagram, Data                                |
| CCPR2H Register13, 45                           | Timing Diagram, Start/Stop Bits                     |
| CCPR2L Register13, 45                           | Transmission                                        |
| Enable (CCP2IE Bit)                             | Update Address (UA Bit)                             |
|                                                 | ICEPIC Low-Cost PIC16CXXX In-Circuit Emulator 97    |

| ID Locations                               | Memory Organization                                                                                                                                                                          |
|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| In-Circuit Serial Programming (ICSP)81, 94 | Data Memory 11                                                                                                                                                                               |
| Indirect Addressing24                      | Program Memory11                                                                                                                                                                             |
| FSR Register11, 13, 24                     | MP-DriveWay™ - Application Code Generator                                                                                                                                                    |
| INDF Register13                            | MPLAB C                                                                                                                                                                                      |
| Instruction Format                         | MPLAB Integrated Development Environment                                                                                                                                                     |
| Instruction Set                            | Software                                                                                                                                                                                     |
|                                            |                                                                                                                                                                                              |
| Summary Table96                            | 0                                                                                                                                                                                            |
| INTCON Register13, 17                      | On-Line Support                                                                                                                                                                              |
| GIE Bit17                                  | OPCODE Field Descriptions95                                                                                                                                                                  |
| INTE Bit17                                 | OPTION_REG Register 14, 16                                                                                                                                                                   |
| INTF Bit17                                 | INTEDG Bit                                                                                                                                                                                   |
| PEIE Bit17                                 | PS2:PS0 Bits                                                                                                                                                                                 |
| RBIE Bit17                                 | PSA Bit                                                                                                                                                                                      |
| RBIF Bit                                   | ·                                                                                                                                                                                            |
| TOIE Bit                                   | RBPU Bit                                                                                                                                                                                     |
|                                            | T0CS Bit 16, 37                                                                                                                                                                              |
| TOIF Bit                                   | T0SE Bit                                                                                                                                                                                     |
| Interrupt Sources81, 90                    | OSC1/CLKIN Pin                                                                                                                                                                               |
| A/D Conversion Complete77                  | OSC2/CLKOUT Pin 7, 8                                                                                                                                                                         |
| Block Diagram90                            | Oscillator Configuration                                                                                                                                                                     |
| Capture Complete (CCP)46                   | HS 82, 86                                                                                                                                                                                    |
| Compare Complete (CCP)47                   | LP                                                                                                                                                                                           |
| Interrupt on Change (RB7:RB4 )27           | RC                                                                                                                                                                                           |
| RB0/INT Pin, External                      |                                                                                                                                                                                              |
| SSP Receive/Transmit Complete51            | Selection (FOSC1:FOSC0 Bits)                                                                                                                                                                 |
|                                            | XT 82, 86                                                                                                                                                                                    |
| TMR0 Overflow                              | Oscillator, Timer1                                                                                                                                                                           |
| TMR1 Overflow                              | Oscillator, WDT92                                                                                                                                                                            |
| TMR2 to PR2 Match44                        | P                                                                                                                                                                                            |
| TMR2 to PR2 Match (PWM)43, 48              | Packaging125                                                                                                                                                                                 |
| USART Receive/Transmit Complete61          | Paging, Program Memory                                                                                                                                                                       |
| Interrupts, Context Saving During91        |                                                                                                                                                                                              |
| Interrupts, Enable Bits                    | Parallel Slave Port (PSP)                                                                                                                                                                    |
| A/D Converter Enable (ADIE Bit)            | Block Diagram                                                                                                                                                                                |
| , ,                                        | RE0/RD/AN5 Pin                                                                                                                                                                               |
| CCP1 Enable (CCP1IE Bit)                   | RE1/WR/AN6 Pin                                                                                                                                                                               |
| CCP2 Enable (CCP2IE Bit)20                 | RE2/CS/AN7 Pin                                                                                                                                                                               |
| Global Interrupt Enable (GIE Bit)17, 90    | Read Waveforms                                                                                                                                                                               |
| Interrupt on Change (RB7:RB4) Enable       | Read/Write Enable (PSPIE Bit)                                                                                                                                                                |
| (RBIE Bit)17, 91                           | Read/Write Flag (PSPIF Bit)                                                                                                                                                                  |
| Peripheral Interrupt Enable (PEIE Bit)17   | Select (PSPMODE Bit)                                                                                                                                                                         |
| PSP Read/Write Enable (PSPIE Bit)18        |                                                                                                                                                                                              |
| RB0/INT Enable (INTE Bit)17                | Timing Diagram                                                                                                                                                                               |
| SSP Enable (SSPIE Bit)                     | Write Waveforms                                                                                                                                                                              |
|                                            | PCON Register                                                                                                                                                                                |
| TMR0 Overflow Enable (T0IE Bit)            | BOR Bit22                                                                                                                                                                                    |
| TMR1 Overflow Enable (TMR1IE Bit)18        | POR Bit                                                                                                                                                                                      |
| TMR2 to PR2 Match Enable (TMR2IE Bit)18    | PICDEM-1 Low-Cost PICmicro Demo Board                                                                                                                                                        |
| USART Receive Enable (RCIE Bit)18          | PICDEM-2 Low-Cost PIC16CXX Demo Board                                                                                                                                                        |
| USART Transmit Enable (TXIE Bit)18         | PICDEM-3 Low-Cost PIC16CXXX Demo Board                                                                                                                                                       |
| Interrupts, Flag Bits                      | PICMASTER® In-Circuit Emulator                                                                                                                                                               |
| A/D Converter Flag (ADIF Bit)19, 77        |                                                                                                                                                                                              |
| CCP1 Flag (CCP1IF Bit)19, 46, 47           | PICSTART® Plus Entry Level Development System 97                                                                                                                                             |
| CCP2 Flag (CCP2IF Bit)21                   | PIE1 Register                                                                                                                                                                                |
|                                            | ADIE Bit 18                                                                                                                                                                                  |
| Interrupt on Change (RB7:RB4) Flag         | CCP1IE Bit18                                                                                                                                                                                 |
| (RBIF Bit)                                 | PSPIE Bit18                                                                                                                                                                                  |
| PSP Read/Write Flag (PSPIF Bit)19          | RCIE Bit18                                                                                                                                                                                   |
| RB0/INT Flag (INTF Bit)17                  | SSPIE Bit                                                                                                                                                                                    |
| SSP Flag (SSPIF Bit)19                     | TMR1IE Bit                                                                                                                                                                                   |
| TMR0 Overflow Flag (T0IF Bit)17, 91        | TMR2IE Bit                                                                                                                                                                                   |
| TMR1 Overflow Flag (TMR1IF Bit)19          |                                                                                                                                                                                              |
| TMR2 to PR2 Match Flag (TMR2IF Bit)19      | TXIE Bit                                                                                                                                                                                     |
| - · · · · = · · · · · · · · · · · · · ·    |                                                                                                                                                                                              |
| USART Receive Flag (RCIF Rit) 19           | PIE2 Register                                                                                                                                                                                |
| USART Receive Flag (RCIF Bit)              | CCP2IE Bit                                                                                                                                                                                   |
| USART Transmit Flag (TXIE Bit)19           | CCP2IE Bit                                                                                                                                                                                   |
| USART Transmit Flag (TXIE Bit)19           | CCP2IE Bit                                                                                                                                                                                   |
| USART Transmit Flag (TXIE Bit)19           | CCP2IE Bit                                                                                                                                                                                   |
| USART Transmit Flag (TXIE Bit)19           | CCP2IE Bit       20         Pinout Descriptions       PIC16C63A/PIC16C73B       7         PIC16C65B/PIC16C74B       8                                                                        |
| USART Transmit Flag (TXIE Bit)             | CCP2IE Bit       20         Pinout Descriptions       7         PIC16C63A/PIC16C73B       7         PIC16C65B/PIC16C74B       8         PIR1 Register       13, 19                           |
| USART Transmit Flag (TXIE Bit)             | CCP2IE Bit       20         Pinout Descriptions       7         PIC16C63A/PIC16C73B       7         PIC16C65B/PIC16C74B       8         PIR1 Register       13, 19         ADIF Bit       19 |
| USART Transmit Flag (TXIE Bit)             | CCP2IE Bit       20         Pinout Descriptions       7         PIC16C63A/PIC16C73B       7         PIC16C65B/PIC16C74B       8         PIR1 Register       13, 19                           |

| RCIF Bit                            | 19         | Power-on Reset (POR)                 | . 81, 83, 85, 86, 87 |
|-------------------------------------|------------|--------------------------------------|----------------------|
| SSPIF Bit                           | 19         | Oscillator Start-up Timer (OST)      | 81, 85               |
| TMR1IF Bit                          | 19         | POR Status (POR Bit)                 | 22                   |
| TMR2IF Bit                          | 19         | Power Control (PCON) Register        |                      |
| TXIF Bit                            | 19         | Power-down (PD Bit)                  | 15, 83               |
| PIR2 Register                       |            | Power-on Reset Circuit, External     | 85                   |
| CCP2IF Bit                          | 21         | Power-up Timer (PWRT)                |                      |
| Pointer, FSR                        | 24         | PWRT Enable (PWRTE Bit)              |                      |
| PORTA                               | 7, 8       | Time-out (TO Bit)                    |                      |
| Analog Port Pins                    | 7, 8       | Time-out Sequence                    |                      |
| Initialization                      | 25         | Time-out Sequence on Power-up        | 88, 89               |
| PORTA Register                      | 13, 25     | Timing Diagram                       |                      |
| RA3:RA0 and RA5 Port Pins           |            | Prescaler, Capture                   |                      |
| RA4/T0CKI Pin                       | 7, 8, 25   | Prescaler, Timer0                    | 37                   |
| RA5/SS/AN4 Pin                      | 7, 8, 54   | Assignment (PSA Bit)                 | 16, 37               |
| TRISA Register                      | 14, 25     | Block Diagram                        |                      |
| PORTB                               | 7, 8       | Rate Select (PS2:PS0 Bits)           | 16, 37               |
| Initialization                      | 27         | Switching Between Timer0 and WDT.    | 38                   |
| PORTB Register                      | 13, 27     | Prescaler, Timer1                    | 40                   |
| Pull-up Enable (RBPU Bit)           | 16         | Select (T1CKPS1:T1CKPS0 Bits)        | 39                   |
| RB0/INT Edge Select (INTEDG Bit)    | 16         | Prescaler, Timer2                    | 48                   |
| RB0/INT Pin, External               | 7, 8, 91   | Select (T2CKPS1:T2CKPS0 Bits)        | 43                   |
| RB3:RB0 Port Pins                   | 27         | PRO MATE® II Universal Programmer    | 97                   |
| RB7:RB4 Interrupt on Change         | 91         | Product Identification System        |                      |
| RB7:RB4 Interrupt on Change Enable  |            | Program Counter                      |                      |
| (RBIE Bit)                          | 17, 91     | PCL Register                         | 13, 23               |
| RB7:RB4 Interrupt on Change Flag    |            | PCLATH Register                      | 13, 23, 91           |
| (RBIF Bit)                          | 17, 27, 91 | Reset Conditions                     |                      |
| RB7:RB4 Port Pins                   | 27         | Program Memory                       |                      |
| TRISB Register                      |            | Interrupt Vector                     |                      |
| PORTC                               |            | Paging                               |                      |
| Block Diagram                       | , -        | Program Memory Map                   |                      |
| Initialization                      |            | Reset Vector                         |                      |
| PORTC Register                      |            | Program Verification                 |                      |
| RC0/T10S0/T1CKI Pin                 |            | Programming Pin (VPP)                |                      |
| RC1/T1OSI/CCP2 Pin                  |            | Programming, Device Instructions     |                      |
| RC2/CCP1 Pin                        |            | PWM (CCP Module)                     |                      |
| RC3/SCK/SCL Pin                     |            | Block Diagram                        |                      |
| RC4/SDI/SDA Pin                     |            | CCPR1H:CCPR1L Registers              |                      |
| RC5/SDO Pin                         |            |                                      |                      |
| RC6/TX/CK Pin                       |            | Duty Cycle                           |                      |
| RC7/RX/DT Pin                       |            | Example Frequencies/Resolutions      |                      |
| TRISC Register                      |            | Output Diagram                       |                      |
|                                     |            | Period                               |                      |
| PORTD                               |            | Set-Up for PWM Operation             |                      |
| Block Diagram                       |            | TMR2 to PR2 Match                    |                      |
| Parallel Slave Port (PSP) Function  |            | TMR2 to PR2 Match Enable (TMR2IE     |                      |
| PORTD Register                      |            | TMR2 to PR2 Match Flag (TMR2IF B     | ιι) 19               |
| TRISD Register                      |            | Q                                    |                      |
| PORTE                               |            | Q-Clock                              | 48                   |
| Analog Port Pins                    |            | R                                    |                      |
| Block Diagram                       |            | RCSTA Register                       | 62                   |
| Input Buffer Full Status (IBF Bit)  |            | CREN Bit                             |                      |
| Input Buffer Overflow (IBOV Bit)    |            | FERR Bit                             | 62                   |
| Output Buffer Full Status (OBF Bit) |            | OERR Bit                             |                      |
| PORTE Register                      | ,          | RX9 Bit                              | 62                   |
| PSP Mode Select (PSPMODE Bit)       |            | RX9D Bit                             | 62                   |
| RE0/RD/AN5 Pin                      |            | SPEN Bit                             | 61, 62               |
| RE1/WR/AN6 Pin                      |            | SREN Bit                             | 62                   |
| RE2/CS/AN7 Pin                      |            | Reader Response                      | 148                  |
| TRISE Register                      | 14, 33     | Register File                        |                      |
| Postscaler, Timer2                  |            | Register File Map                    |                      |
| Select (TOUTPS3:TOUTPS0 Bits)       |            | Reset                                |                      |
| Postscaler, WDT                     |            | Block Diagram                        |                      |
| Assignment (PSA Bit)                | 16, 37     | Reset Conditions for All Registers   |                      |
| Block Diagram                       | 38         | Reset Conditions for PCON Register   |                      |
| Rate Select (PS2:PS0 Bits)          | 16, 37     | Reset Conditions for Program Counter |                      |
| Switching Between Timer0 and WDT    | 38         | Reset Conditions for STATUS Registe  |                      |
|                                     |            |                                      |                      |

| Timing Diagram                                 | 110        | TMR1CS Bit                                  | 39     |
|------------------------------------------------|------------|---------------------------------------------|--------|
| Revision History                               | 137        | TMR1ON Bit                                  | 39     |
| S                                              |            | T2CON Register                              | 13, 43 |
| SEEVAL® Evaluation and Programming Systematics | em99       | T2CKPS1:T2CKPS0 Bits                        | 43     |
| SLEEP                                          |            | TMR2ON Bit                                  | 43     |
| Software Simulator (MPLAB-SIM)                 |            | TOUTPS3:TOUTPS0 Bits                        |        |
| Special Features of the CPU                    |            | Timer0                                      |        |
| Special Function Registers                     |            | Block Diagram                               |        |
| Speed, Operating                               |            | Clock Source Edge Select (T0SE Bit)         |        |
|                                                |            | Clock Source Select (TOCS Bit)              |        |
| SPI (SSP Module)                               | F.4        | Overflow Enable (T0IE Bit)                  |        |
| Block Diagram                                  |            | Overflow Flag (T0IF Bit)                    |        |
| Buffer Full Status (BF Bit)                    |            | Overflow Interrupt                          |        |
| Clock Edge Select (CKE Bit)                    |            |                                             |        |
| Clock Polarity Select (CKP Bit)                |            | RA4/T0CKI Pin, External Clock               |        |
| Data Input Sample Phase (SMP Bit)              |            | Timing Diagram                              |        |
| Mode Select (SSPM3:SSPM0 Bits)                 |            | TMR0 Register                               |        |
| Receive Overflow Indicator (SSPOV Bit)         |            | Timer1                                      |        |
| Serial Clock (RC3/SCK/SCL)                     |            | Block Diagram                               |        |
| Serial Data In (RC4/SDI/SDA)                   | 54         | Capacitor Selection                         |        |
| Serial Data Out (RC5/SDO)                      | 54         | Clock Source Select (TMR1CS Bit)            |        |
| Slave Select (RA5/SS/AN4)                      | 54         | External Clock Input Sync (T1SYNC Bit)      |        |
| Synchronous Serial Port Enable (SSPEN          | l Bit)53   | Module On/Off (TMR1ON Bit)                  |        |
| SSP                                            | 51         | Oscillator                                  |        |
| Enable (SSPIE Bit)                             | 18         | Oscillator Enable (T1OSCEN Bit)             |        |
| Flag (SSPIF Bit)                               | 19         | Overflow Enable (TMR1IE Bit)                | 18     |
| RA5/SS/AN4 Pin                                 | 7, 8       | Overflow Flag (TMR1IF Bit)                  |        |
| RC3/SCK/SCL Pin                                | 7, 9       | Overflow Interrupt                          | 39, 41 |
| RC4/SDI/SDA Pin                                |            | RC0/T1OSO/T1CKI Pin                         | 7, 9   |
| RC5/SDO Pin                                    | 7. 9       | RC1/T1OSI/CCP2 Pin                          | 7, 9   |
| RCSTA Register                                 |            | Special Event Trigger (CCP)                 | 41, 47 |
| SPBRG Register                                 |            | T1CON Register                              | 13, 39 |
| SSPADD Register                                |            | Timing Diagram                              | 111    |
| SSPBUF Register                                |            | TMR1H Register                              |        |
| SSPCON Register                                |            | TMR1L Register                              |        |
| SSPSTAT Register                               |            | Timer2                                      | ,      |
| TMR2 Output for Clock Shift                    |            | Block Diagram                               | 44     |
| TXSTA Register                                 |            | PR2 Register                                |        |
| Write Collision Detect (WCOL Bit)              |            | SSP Clock Shift                             |        |
| SSPCON Register                                |            | T2CON Register                              |        |
| CKP Bit                                        |            | TMR2 Register                               |        |
| SSPEN Bit                                      |            | TMR2 to PR2 Match Enable (TMR2IE Bit)       |        |
| SSPM3:SSPM0 Bits                               |            | TMR2 to PR2 Match Flag (TMR2IF Bit)         |        |
| SSPOV Bit                                      |            | TMR2 to PR2 Match Interrupt                 |        |
| WCOL Bit                                       |            | Timing Diagrams                             | 0,,    |
| SSPSTAT Register                               |            | I <sup>2</sup> C Reception (7-bit Address)  | 58     |
| BF Bit                                         |            | Time-out Sequence on Power-up               |        |
| CKE Bit                                        |            | USART Asynchronous Master Transmission      |        |
| _                                              |            | USART Asynchronous Reception                |        |
| D/A Bit                                        |            | USART Synchronous Reception                 |        |
| P bit                                          |            | USART Synchronous Transmission              |        |
| R/W Bit                                        |            | Wake-up from SLEEP via Interrupt            |        |
| S Bit                                          |            | Timing Diagrams and Specifications          |        |
| SMP Bit                                        |            | 0 0 1                                       |        |
| UA Bit                                         |            | A/D Conversion                              |        |
| Stack                                          |            | Brown-out Reset (BOR)                       |        |
| STATUS Register                                | 13, 15, 91 | Capture/Compare/PWM (CCP)<br>CLKOUT and I/O |        |
| C Bit                                          |            |                                             |        |
| DC Bit                                         |            | External Clock                              |        |
| IRP Bit                                        |            | I <sup>2</sup> C Bus Data                   |        |
| PD Bit                                         |            | I <sup>2</sup> C Bus Start/Stop Bits        |        |
| RP1:RP0 Bits                                   |            | Oscillator Start-up Timer (OST)             |        |
| TO Bit                                         |            | Parallel Slave Port (PSP)                   |        |
| Z Bit                                          | 15         | Power-up Timer (PWRT)                       |        |
| T                                              |            | Reset                                       |        |
| T1CON Register                                 | 13, 39     | Timer0 and Timer1                           | 111    |
| T1CKPS1:T1CKPS0 Bits                           |            | USART Synchronous Receive                   |        |
| T1OSCEN Bit                                    |            | ( Master/Slave)                             | 120    |
| T1SYNC Bit                                     |            | USART SynchronousTransmission               |        |
|                                                |            |                                             |        |

| ( Master/Slave)                           | 120        |
|-------------------------------------------|------------|
| Watchdog Timer (WDT)                      | 110        |
|                                           |            |
| TRISE Register                            |            |
| IBF Bit                                   | 33         |
| IBOV Bit                                  | 33         |
|                                           |            |
| OBF Bit                                   |            |
| PSPMODE Bit3                              | 31, 33, 35 |
| TXSTA Register                            |            |
|                                           |            |
| BRGH Bit                                  | 61, 63     |
| CSRC Bit                                  | 61         |
| SYNC Bit                                  |            |
|                                           |            |
| TRMT Bit                                  | 61         |
| TX9 Bit                                   | 61         |
|                                           |            |
| TX9D Bit                                  |            |
| TXEN Bit                                  | 61         |
| U                                         |            |
| _                                         |            |
| USART                                     | 61         |
| Asynchronous Mode                         |            |
|                                           |            |
| Master Transmission                       | 67         |
| Receive Block Diagram                     | 68         |
|                                           |            |
| Reception                                 |            |
| Transmit Block Diagram                    | 66         |
| Baud Rate Generator (BRG)                 |            |
|                                           |            |
| Baud Rate Error, Calculating              | 63         |
| Baud Rate Formula                         |            |
|                                           |            |
| Baud Rates, Asynchronous Mode             |            |
| (BRGH=0)                                  | 64         |
|                                           |            |
| Baud Rates, Asynchronous Mode             |            |
| (BRGH=1)                                  | 65         |
| Baud Rates, Synchronous Mode              | 64         |
|                                           |            |
| High Baud Rate Select (BRGH Bit)          | 61, 63     |
| Sampling                                  | 63         |
|                                           |            |
| Clock Source Select (CSRC Bit)            |            |
| Continuous Receive Enable (CREN Bit)      | 62         |
| Framing Error (FERR Bit)                  |            |
|                                           |            |
| Mode Select (SYNC Bit)                    | 61         |
| Overrun Error (OERR Bit)                  | 62         |
|                                           |            |
| RC6/TX/CK Pin                             |            |
| RC7/RX/DT Pin                             | 7. 9       |
| RCREG Register                            |            |
|                                           |            |
| RCSTA Register                            | 62         |
| Receive Data, 9th bit (RX9D Bit)          | 62         |
| Treceive Bala, stirbit (1773B Bit)        | 02         |
| Receive Enable (RCIE Bit)                 | 18         |
| Receive Enable, 9-bit (RX9 Bit)           | 62         |
| Receive Flag (RCIF Bit)                   |            |
| Receive Flag (RCIF DII)                   | 19         |
| Serial Port Enable (SPEN Bit)             | 61, 62     |
| Single Receive Enable (SREN Bit)          |            |
|                                           |            |
| Synchronous Master Mode                   |            |
| Reception                                 | 72         |
| Timing Diagram, Synchronous Receive       |            |
|                                           | 120        |
| Timing Diagram, Synchronous               |            |
| Transmission                              | 120        |
|                                           |            |
| Transmission                              |            |
| Synchronous Slave Mode                    | 73         |
| Transmit Data, 9th Bit (TX9D)             | 61         |
|                                           |            |
| Transmit Enable (TXEN Bit)                |            |
| Transmit Enable (TXIE Bit)                | 18         |
| Transmit Enable, Nine-bit (TX9 Bit)       |            |
|                                           |            |
| Transmit Flag (TXIE Bit)                  | 19         |
| Transmit Shift Register Status (TRMT Bit) |            |
|                                           |            |
| TXREG Register                            |            |
| TXSTA Register                            | 61         |
| W                                         |            |
|                                           |            |
| W Register                                | 91         |
| Wake-up from SLEEP                        |            |
|                                           |            |
| Interrupts                                |            |
| MCLR Reset                                | 87         |

| Timing Diagram              | 94         |
|-----------------------------|------------|
| WDT Reset                   | 87         |
| Vatchdog Timer (WDT)        | 81, 92     |
| Block Diagram               | 92         |
| Enable (WDTE Bit)           | 81, 92     |
| Programming Considerations  | 92         |
| RC Oscillator               | 92         |
| Time-out Period             | 92         |
| Timing Diagram              | 110        |
| WDT Reset, Normal Operation | 83, 86, 87 |
| WDT Reset, SLEEP            | 83, 86, 87 |
| MMMM On Line Cunnert        | 1 11       |

NOTES:

### **ON-LINE SUPPORT**

Microchip provides on-line support on the Microchip World Wide Web (WWW) site.

The web site is used by Microchip as a means to make files and information easily available to customers. To view the site, the user must have access to the Internet and a web browser, such as Netscape or Microsoft Explorer. Files are also available for FTP download from our FTP site.

## Connecting to the Microchip Internet Web Site

The Microchip web site is available by using your favorite Internet browser to attach to:

### www.microchip.com

The file transfer site is available by using an FTP service to connect to:

### ftp://ftp.futureone.com/pub/microchip

The web site and file transfer site provide a variety of services. Users may download files for the latest Development Tools, Data Sheets, Application Notes, User's Guides, Articles and Sample Programs. A variety of Microchip specific business information is also available, including listings of Microchip sales offices, distributors and factory representatives. Other data available for consideration is:

- · Latest Microchip Press Releases
- Technical Support Section with Frequently Asked Questions
- · Design Tips
- · Device Errata
- · Job Postings
- · Microchip Consultant Program Member Listing
- Links to other useful web sites related to Microchip Products
- Conferences for products, Development Systems, technical information and more
- · Listing of seminars and events

### Systems Information and Upgrade Hot Line

The Systems Information and Upgrade Line provides system users a listing of the latest versions of all of Microchip's development systems software products. Plus, this line provides information on how customers can receive any currently available upgrade kits. The Hot Line Numbers are:

1-800-755-2345 for U.S. and most of Canada, and 1-602-786-7302 for the rest of the world

980106

Trademarks: The Microchip name, logo, PIC, PICSTART, PICMASTER and PRO MATE are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. PICmicro, FlexROM, MPLAB and fuzzyLAB are trademarks and SQTP is a service mark of Microchip in the U.S.A.

All other trademarks mentioned herein are the property of their respective companies.

# **READER RESPONSE**

It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (602) 786-7578.

Please list the following information, and use this outline to provide us with your comments about this Data Sheet.

| To:  | Technical Publications Manager                                            | Total Pages Sent                                  |  |  |  |  |
|------|---------------------------------------------------------------------------|---------------------------------------------------|--|--|--|--|
| RE:  | Reader Response                                                           |                                                   |  |  |  |  |
| Fron | n: Name                                                                   |                                                   |  |  |  |  |
|      | Company                                                                   |                                                   |  |  |  |  |
|      | Address                                                                   |                                                   |  |  |  |  |
|      | City / State / ZIP / Country                                              |                                                   |  |  |  |  |
|      | Telephone: ()                                                             | FAX: ()                                           |  |  |  |  |
| App  | lication (optional):                                                      |                                                   |  |  |  |  |
| Wou  | ıld you like a reply?YN                                                   |                                                   |  |  |  |  |
| Devi | ice: PIC16C63A/65B/73B/74B Literature                                     | Number: DS30605A                                  |  |  |  |  |
| Que  | estions:                                                                  |                                                   |  |  |  |  |
|      |                                                                           |                                                   |  |  |  |  |
| 1.   | What are the best features of this documer                                | nt?                                               |  |  |  |  |
|      |                                                                           |                                                   |  |  |  |  |
|      |                                                                           |                                                   |  |  |  |  |
| 2.   | How does this document meet your hardware and software development needs? |                                                   |  |  |  |  |
|      |                                                                           |                                                   |  |  |  |  |
| 2    | Do you find the organization of this data sh                              | poet easy to follow? If not why?                  |  |  |  |  |
| ٥.   | Do you find the organization of this data sh                              | leet easy to follow? If flot, why?                |  |  |  |  |
|      |                                                                           |                                                   |  |  |  |  |
| 4    | What additions to the data sheet do you th                                | ink would enhance the structure and subject?      |  |  |  |  |
| ٦.   | what additions to the data sheet do you th                                | ink would enhance the structure and subject:      |  |  |  |  |
|      |                                                                           |                                                   |  |  |  |  |
| 5.   | What deletions from the data sheet could be                               | be made without affecting the overall usefulness? |  |  |  |  |
|      |                                                                           |                                                   |  |  |  |  |
|      |                                                                           |                                                   |  |  |  |  |
| 6.   | Is there any incorrect or misleading information                          | ation (what and where)?                           |  |  |  |  |
|      | ,                                                                         | ,                                                 |  |  |  |  |
|      |                                                                           |                                                   |  |  |  |  |
| 7.   | How would you improve this document?                                      |                                                   |  |  |  |  |
|      |                                                                           |                                                   |  |  |  |  |
|      |                                                                           |                                                   |  |  |  |  |
| 8.   | How would you improve our software, systo                                 | ems, and silicon products?                        |  |  |  |  |
|      |                                                                           |                                                   |  |  |  |  |
|      |                                                                           |                                                   |  |  |  |  |
|      |                                                                           |                                                   |  |  |  |  |

# PIC16C63A/65B/73B/74B PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NO.<br>Device | -XX X<br>   <br>Frequency Temperatur<br>Range Range                                                                                              | /XX<br> <br>e Package          | XXX<br> <br> <br>  Pattern | <b>Exa</b> a) b) | PDIP pac<br>pattern #3<br>PIC16LC  | 63A - 04I/SO = Industrial temp., SOIC                                                                              |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|----------------------------|------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| Device             | PIC16C6X <sup>(1)</sup> , PIC16C6<br>PIC16LC6X <sup>(1)</sup> , PIC16L<br>PIC16C7X <sup>(1)</sup> , PIC16C7<br>PIC16LC7X <sup>(1)</sup> , PIC16L | C6XT <sup>(2)</sup> :Vpp rang  | e 2.5V to 5.5V             | c)               | PIC16C6                            | kage, 200 kHz, Extended Vop limits.<br>:16C65B - 20I/P = Industrial temp., PDIP<br>kage, 20MHz, normal VDD limits. |
| Frequency Range    | 04 = 4 MHz<br>20 = 20 MHz                                                                                                                        |                                |                            | Note             | <b>1</b> : C<br>LC<br><b>2</b> : T | = CMOS<br>= Low Power CMOS<br>= in tape and reel - SOIC, SSOP,<br>PLCC, QFP, TQ and FP                             |
| Temperature Range  | blank = 0°C to<br>I = -40°C to +<br>E = -40°C to +1                                                                                              | 35°C (Industria                | l) ´                       |                  |                                    | packages only.                                                                                                     |
| Package            | JW = Windowed PQ = MQFP (Me PT = TQFP (Thi SO = SOIC SP = Skinny pla P = PDIP L = PLCC SS = SSOP                                                 | tric PQFP)<br>n Quad Flatpack) |                            |                  |                                    |                                                                                                                    |
| Pattern            | QTP, SQTP, Code or Sp<br>(blank otherwise)                                                                                                       | ecial Requiremer               | nts                        |                  |                                    |                                                                                                                    |

<sup>\*</sup> JW Devices are UV erasable and can be programmed to any device configuration. JW Devices meet the electrical requirement of each oscillator type (including LC devices).

NOTES:

NOTES:



# WORLDWIDE SALES AND SERVICE

### **AMERICAS**

#### Corporate Office

Microchip Technology Inc. 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 602-786-7200 Fax: 602-786-7277 Technical Support: 602 786-7627 Web: http://www.microchip.com

#### Atlanta

Microchip Technology Inc. 500 Sugar Mill Road, Suite 200B Atlanta, GA 30350

Tel: 770-640-0034 Fax: 770-640-0307

#### **Boston**

Microchip Technology Inc. 5 Mount Royal Avenue Marlborough, MA 01752 Tel: 508-480-9990 Fax: 508-480-8575

### Chicago

Microchip Technology Inc. 333 Pierce Road, Suite 180 Itasca, IL 60143 Tel: 630-285-0071 Fax: 630-285-0075

Microchip Technology Inc. 14651 Dallas Parkway, Suite 816 Dallas, TX 75240-8809 Tel: 972-991-7177 Fax: 972-991-8588

### Dayton

Microchip Technology Inc. Two Prestige Place, Suite 150 Miamisburg, OH 45342 Tel: 937-291-1654 Fax: 937-291-9175

Microchip Technology Inc. 42705 Grand River, Suite 201 Novi. MI 48375-1727 Tel: 248-374-1888 Fax: 248-374-2874

### Los Angeles

Microchip Technology Inc. 18201 Von Karman, Suite 1090 Irvine, CA 92612 Tel: 714-263-1888 Fax: 714-263-1338

#### **New York**

Microchip Technology Inc. 150 Motor Parkway, Suite 202 Hauppauge, NY 11788 Tel: 516-273-5305 Fax: 516-273-5335

#### San Jose

Microchip Technology Inc. 2107 North First Street, Suite 590 San Jose, CA 95131 Tel: 408-436-7950 Fax: 408-436-7955

### AMERICAS (continued)

#### Toronto

Microchip Technology Inc. 5925 Airport Road, Suite 200 Mississauga, Ontario L4V 1W1, Canada Tel: 905-405-6279 Fax: 905-405-6253

# **ASIA/PACIFIC**

Microchip Technology Inc.

### Hona Kona

Microchip Asia Pacific RM 3801B, Tower Two Metroplaza 223 Hing Fong Road Kwai Fong, N.T., Hong Kong Tel: 852-2-401-1200 Fax: 852-2-401-3431

India Liaison Office No. 6, Legacy, Convent Road Bangalore 560 025, India

Tel: 91-80-229-0061 Fax: 91-80-229-0062

### Japan

Microchip Technology Intl. Inc. Benex S-1 6F 3-18-20, Shinyokohama Kohoku-Ku, Yokohama-shi Kanagawa 222-0033 Japan Tel: 81-45-471- 6166 Fax: 81-45-471-6122

#### Korea

Microchip Technology Korea 168-1, Youngbo Bldg. 3 Floor Samsung-Dong, Kangnam-Ku Seoul, Korea Tel: 82-2-554-7200 Fax: 82-2-558-5934

### Shanghai

Microchip Technology RM 406 Shanghai Golden Bridge Bldg. 2077 Yan'an Road West, Hong Qiao District Shanghai, PRC 200335 Tel: 86-21-6275-5700 Fax: 86 21-6275-5060

# ASIA/PACIFIC (continued)

### Singapore

Microchip Technology Singapore Pte Ltd. 200 Middle Road #07-02 Prime Centre Singapore 188980 Tel: 65-334-8870 Fax: 65-334-8850

#### Taiwan, R.O.C

Microchip Technology Taiwan 10F-1C 207 Tung Hua North Road Taipei, Taiwan, ROC Tel: 886-2-2717-7175 Fax: 886-2-2545-0139

# **EUROPE**

### United Kingdom

Arizona Microchip Technology Ltd. 505 Eskdale Road Winnersh Triangle Wokingham Berkshire, England RG41 5TU Tel: 44-1189-21-5858 Fax: 44-1189-21-5835

Arizona Microchip Technology SARL Zone Industrielle de la Bonde 2 Rue du Buisson aux Fraises 91300 Massy, France Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

### Germany

Arizona Microchip Technology GmbH Gustav-Heinemann-Ring 125 D-81739 Müchen, Germany Tel: 49-89-627-144 0 Fax: 49-89-627-144-44

### Italy

Arizona Microchip Technology SRL Centro Direzionale Colleoni Palazzo Taurus 1 V. Le Colleoni 1 20041 Agrate Brianza Tel: 39-39-6899939 Fax: 39-39-6899883

7/7/98



Microchip received ISO 9001 Quality System certification for its worldwide headquarters, design, and wafer fabrication facilities in January, 1997. Our field-programmable PICmicro™ 8-bit MCUs, Serial EEPROMs, related specialty memory products and development systems conform to the stringent quality standards of the International Standard Organization (ISO).

All rights reserved. © 1998, Microchip Technology Incorporated, USA. 8/98 Printed on recycled paper.



Information contained in this publication regarding device applications and the like is intended for suggestion only and may be superseded by updates. No representation or warranty is given and no liability is assumed by Microchip Technology incorporated with respect to the accuracy or use of such internation, or infringement of patents or other intellectual property rights arising from such use or otherwise. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any intellectual property rights. The Microchip logo and name are registered trademarks of Microchip Technology Inc. in the U.S.A. and other countries. All rights reserved. All other trademarks mellioned herein are the property of their respective companies.